SLASE45E
October 2014 – December 2019
MSP430FR2032
,
MSP430FR2033
PRODUCTION DATA.
1
Device Overview
1.1
Features
1.2
Applications
1.3
Description
1.4
Functional Block Diagram
2
Revision History
3
Device Comparison
3.1
Related Products
4
Terminal Configuration and Functions
4.1
Pin Diagrams
4.2
Signal Descriptions
4.3
Pin Multiplexing
4.4
Connection of Unused Pins
5
Specifications
5.1
Absolute Maximum Ratings
5.2
ESD Ratings
5.3
Recommended Operating Conditions
5.4
Active Mode Supply Current Into VCC Excluding External Current
5.5
Active Mode Supply Current Per MHz
5.6
Low-Power Mode LPM0 Supply Currents Into VCC Excluding External Current
5.7
Low-Power Mode LPM3 and LPM4 Supply Currents (Into VCC) Excluding External Current
5.8
Low-Power Mode LPMx.5 Supply Currents (Into VCC) Excluding External Current
5.9
Typical Characteristics, Low-Power Mode Supply Currents
5.10
Typical Characteristics - Current Consumption Per Module
5.11
Thermal Characteristics
5.12
Timing and Switching Characteristics
5.12.1
Power Supply Sequencing
Table 5-1
PMM, SVS and BOR
5.12.2
Reset Timing
Table 5-2
Wake-Up Times From Low-Power Modes and Reset
5.12.3
Clock Specifications
Table 5-3
XT1 Crystal Oscillator (Low Frequency)
Table 5-4
DCO FLL, Frequency
Table 5-5
REFO
Table 5-6
Internal Very-Low-Power Low-Frequency Oscillator (VLO)
Table 5-7
Module Oscillator Clock (MODCLK)
5.12.4
Digital I/Os
Table 5-8
Digital Inputs
Table 5-9
Digital Outputs
5.12.4.1
Digital I/O Typical Characteristics
5.12.5
Timer_A
Table 5-10
Timer_A Recommended Operating Conditions
5.12.6
eUSCI
Table 5-11
eUSCI (UART Mode) Recommended Operating Conditions
Table 5-12
eUSCI (UART Mode) Switching Characteristics
Table 5-13
eUSCI (SPI Master Mode) Recommended Operating Conditions
Table 5-14
eUSCI (SPI Master Mode) Switching Characteristics
Table 5-15
eUSCI (SPI Slave Mode) Switching Characteristics
Table 5-16
eUSCI (I2C Mode) Switching Characteristics
5.12.7
ADC
Table 5-17
ADC, Power Supply and Input Range Conditions
Table 5-18
ADC, 10-Bit Timing Parameters
Table 5-19
ADC, 10-Bit Linearity Parameters
5.12.8
FRAM
Table 5-20
FRAM
5.12.9
Emulation and Debug
Table 5-21
JTAG and Spy-Bi-Wire Interface Characteristics
6
Detailed Description
6.1
CPU
6.2
Operating Modes
6.3
Interrupt Vector Addresses
6.4
Bootloader (BSL)
6.5
JTAG Standard Interface
6.6
Spy-Bi-Wire Interface (SBW)
6.7
FRAM
6.8
Memory Protection
6.9
Peripherals
6.9.1
Power Management Module (PMM) and On-chip Reference Voltages
6.9.2
Clock System (CS) and Clock Distribution
6.9.3
General-Purpose Input/Output Port (I/O)
6.9.4
Watchdog Timer (WDT)
6.9.5
System Module (SYS)
6.9.6
Cyclic Redundancy Check (CRC)
6.9.7
Enhanced Universal Serial Communication Interface (eUSCI_A0, eUSCI_B0)
6.9.8
Timers (Timer0_A3, Timer1_A3)
6.9.9
Real-Time Clock (RTC) Counter
6.9.10
10-Bit Analog Digital Converter (ADC)
6.9.11
Embedded Emulation Module (EEM)
6.9.12
Input/Output Diagrams
6.9.12.1
Port P1 Input/Output With Schmitt Trigger
6.9.12.2
Port P2 Input/Output With Schmitt Trigger
6.9.12.3
Port P3 Input/Output With Schmitt Trigger
6.9.12.4
Port P4.0 Input/Output With Schmitt Trigger
6.9.12.5
Port P4.1 and P4.2 Input/Output With Schmitt Trigger
6.9.12.6
Port 4.3, P4.4, P4.5, P4.6, and P4.7 Input/Output With Schmitt Trigger
6.9.12.7
Port P5.0, P5.1, P5.2, and P5.3 Input/Output With Schmitt Trigger
6.9.12.8
Port P5.4, P5.5, P5.6, and P5.7 Input/Output With Schmitt Trigger
6.9.12.9
Port P6.0, P6.1, P6.2, and P6.3 Input/Output With Schmitt Trigger
6.9.12.10
Port P6.4, P6.5, P6.6, and P6.7 Input/Output With Schmitt Trigger
6.9.12.11
Port P7.0, P7.1, P7.2, and P7.3 Input/Output With Schmitt Trigger
6.9.12.12
Port P7.4, P7.5, P7.6, and P7.7 Input/Output With Schmitt Trigger
6.9.12.13
Port P8.0 and P8.1 Input/Output With Schmitt Trigger
6.9.12.14
Port P8.2 and P8.3 Input/Output With Schmitt Trigger
6.10
Device Descriptors (TLV)
6.11
Memory
6.11.1
Peripheral File Map
6.12
Identification
6.12.1
Revision Identification
6.12.2
Device Identification
6.12.3
JTAG Identification
7
Applications, Implementation, and Layout
7.1
Device Connection and Layout Fundamentals
7.1.1
Power Supply Decoupling and Bulk Capacitors
7.1.2
External Oscillator
7.1.3
JTAG
7.1.4
Reset
7.1.5
Unused Pins
7.1.6
General Layout Recommendations
7.1.7
Do's and Don'ts
7.2
Peripheral- and Interface-Specific Design Information
7.2.1
ADC Peripheral
7.2.1.1
Partial Schematic
7.2.1.2
Design Requirements
7.2.1.3
Layout Guidelines
8
Device and Documentation Support
8.1
Getting Started
8.2
Device Nomenclature
8.3
Tools and Sofware
8.4
Documentation Support
8.5
Related Links
8.6
Community Resources
8.7
Trademarks
8.8
Electrostatic Discharge Caution
8.9
Glossary
9
Mechanical, Packaging, and Orderable Information
Package Options
Mechanical Data (Package|Pins)
PM|64
MTQF008B
DGG|48
MPDS583
DGG|56
MPDS570
Thermal pad, mechanical data (Package|Pins)
Orderable Information
slase45e_oa
slase45e_pm
1.1
Features
Embedded microcontroller
16-bit RISC architecture up to 16 MHz
Wide supply voltage range from 3.6 V down to 1.8 V (minimum supply voltage is restricted by SVS levels, see the
SVS Specifications
)
Optimized low-power modes (at 3 V)
Active: 126 µA/MHz
Standby
LPM3.5 with VLO: 0.4 µA
Real-time clock (RTC) counter (LPM3.5 with 32768-Hz crystal): 0.77 µA
Shutdown (LPM4.5): 15 nA
Low-power ferroelectric RAM (FRAM)
Up to 15.5KB of nonvolatile memory
Built-in error correction code (ECC)
Configurable write protection
Unified memory of program, constants, and storage
10
15
write cycle endurance
Radiation resistant and nonmagnetic
Intelligent digital peripherals
IR modulation logic
Two 16-bit timers with three capture/compare registers each (Timer_A3)
One 16-bit counter-only RTC counter
16-bit cyclic redundancy check (CRC)
Enhanced serial communications
Enhanced USCI A (eUSCI_A) supports UART, IrDA, and SPI
Enhanced USCI B (eUSCI_B) supports SPI and I
2
C
High-performance analog
10-channel 10-bit analog-to-digital converter (ADC)
Internal 1.5-V reference
Sample-and-hold 200 ksps
Clock system (CS)
On-chip 32-kHz RC oscillator (REFO)
On-chip 16-MHz digitally controlled oscillator (DCO) with frequency locked loop (FLL)
±1% accuracy with on-chip reference at room temperature
On-chip very low-frequency 10-kHz oscillator (VLO)
On-chip high-frequency modulation oscillator clock (MODCLK)
External 32-kHz crystal oscillator (XT1)
Programmable MCLK prescalar of 1 to 128
SMCLK derived from MCLK with programmable prescalar of 1, 2, 4, or 8
General input/output and pin functionality
Total 60 I/Os on 64-pin package
16 interrupt pins (P1 and P2) can wake MCU from LPMs
All I/Os are capacitive touch I/Os
Development tools and software
Free professional development environments
Family members (also see
Device Comparison
)
MSP430FR2033: 15KB of program FRAM + 512B of information FRAM + 2KB of RAM
MSP430FR2032: 8KB of program FRAM + 512B of information FRAM + 1KB of RAM
Package options
64 pin: LQFP (PM)
56 pin: TSSOP (G56)
48 pin: TSSOP (G48)