SLASEV3A March 2020 – December 2020 MSP430FR6005 , MSP430FR6007
PRODUCTION DATA
Figure 9-9 shows the port diagram. Table 9-31 summarizes the selection of the pin function.
PIN NAME (P5.x) | x | FUNCTION | CONTROL BITS OR SIGNALS(1) | |||
---|---|---|---|---|---|---|
P5DIR.x | P5SEL1.x | P5SEL0.x | LCDSz | |||
P5.0/UCA2SIMO/UCA2TXD/LCDS8 | 0 | P5.0 (I/O) | 0 = Input, 1 = Output | 0 | 0 | 0 |
N/A | 0 | 0 | 1 | 0 | ||
Internally tied to DVSS | 1 | |||||
UCA2SIMO/UCA2TXD | X(4) | 1 | 0 | 0 | ||
N/A | 0 | 1 | 1 | 0 | ||
Internally tied to DVSS | 1 | |||||
Sz(3) | X | X | X | 1 | ||
P5.1/UCA2SOMI/UCA2RXD/LCDS7 | 1 | P5.1 (I/O) | 0 = Input, 1 = Output | 0 | 0 | 0 |
N/A | 0 | 0 | 1 | 0 | ||
Internally tied to DVSS | 1 | |||||
UCA2SOMI/UCA2RXD | X(4) | 1 | 0 | 0 | ||
N/A | 0 | 1 | 1 | 0 | ||
Internally tied to DVSS | 1 | |||||
Sz(3) | X | X | X | 1 | ||
P5.2/UCA2CLK/LCDS6 | 2 | P5.2 (I/O) | 0 = Input, 1 = Output | 0 | 0 | 0 |
N/A | 0 | 0 | 1 | 0 | ||
Internally tied to DVSS | 1 | |||||
UCA2CLK | X(4) | 1 | 0 | 0 | ||
N/A | 0 | 1 | 1 | 0 | ||
Internally tied to DVSS | 1 | |||||
Sz(3) | X | X | X | 1 | ||
P5.3/UCA2STE/LCDS5 | 3 | P5.3 (I/O) | 0 = Input, 1 = Output | 0 | 0 | 0 |
N/A | 0 | 0 | 1 | 0 | ||
Internally tied to DVSS | 1 | |||||
UCA2STE | X(4) | 1 | 0 | 0 | ||
N/A | 0 | 1 | 1 | 0 | ||
Internally tied to DVSS | 1 | |||||
Sz(3) | X | X | X | 1 | ||
P5.4/UCB1CLK/LCDS4 | 4 | P5.4 (I/O) | 0 = Input, 1 = Output | 0 | 0 | 0 |
N/A | 0 | 0 | 1 | 0 | ||
Internally tied to DVSS | 1 | |||||
UCB1CLK | X(2) | 1 | 0 | 0 | ||
N/A | 0 | 1 | 1 | 0 | ||
Internally tied to DVSS | 1 | |||||
Sz (3) | X | X | X | 1 | ||
P5.5/TA0CLK/UCB1SIMO/UCB1SDA/LCDS3 | 5 | P5.5 (I/O) | 0 = Input, 1 = Output | 0 | 0 | 0 |
TA0CLK | 0 | 0 | 1 | 0 | ||
Internally tied to DVSS | 1 | |||||
UCB1SIMO/UCB1SDA | X(2) | 1 | 0 | 0 | ||
N/A | 0 | 1 | 1 | 0 | ||
Internally tied to DVSS | 1 | |||||
Sz (3) | X | X | X | 1 | ||
P5.6/UCB1SOMI/UCB1SCL/LCDS2 | 6 | P5.6 (I/O) | 0 = Input, 1 = Output | 0 | 0 | 0 |
N/A | 0 | 0 | 1 | 0 | ||
Internally tied to DVSS | 1 | |||||
UCB1SOMI/UCB1SCL | X(2) | 1 | 0 | 0 | ||
N/A | 0 | 1 | 1 | 0 | ||
Internally tied to DVSS | 1 | |||||
Sz (3) | X | X | X | 1 | ||
P5.7/UCB1STE/LCDS1 | 7 | P5.7 (I/O) | 0 = Input, 1 = Output | 0 | 0 | 0 |
N/A | 0 | 0 | 1 | 0 | ||
Internally tied to DVSS | 1 | |||||
UCB1STE | X(2) | 1 | 0 | 0 | ||
N/A | 0 | 1 | 1 | 0 | ||
Internally tied to DVSS | 1 | |||||
Sz (3) | X | X | X | 1 |