SLASEX0D October 2022 – January 2024 MSPM0L1303 , MSPM0L1304 , MSPM0L1305 , MSPM0L1306 , MSPM0L1343 , MSPM0L1344 , MSPM0L1345 , MSPM0L1346
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | ||
---|---|---|---|---|---|---|---|
fADCCLK | ADC clock frequency | 4 | 32 | MHz | |||
tADC trigger | Software trigger minimum width | 3 | ADCCLK cycles | ||||
tSample | Sampling time without OPA | 12-bit mode, RS = 50Ω, Cpext = 10pF | 156 | ns | |||
tSample_PGA | Sampling time with OPA (1) | 12-bit mode | GBW = 0x1, PGA gain = x1 | 0.31 | µs | ||
GBW = 0x1, PGA gain = x32 | 1.5 | µs | |||||
tSample_GPAMP | Sampling time with GPAMP | 12-bit mode | 2.5 | µs | |||
tSample_SupplyMon | Sample time with Supply Monitor (VDD/3) | 12-bit mode | 3 | µs |