SLPS764 September 2024 RES60A-Q1
ADVANCE INFORMATION
Refer to the PDF data sheet for device specific package drawings
PARAMETER | DESIGN GOAL |
---|---|
DC bus voltage range | 0V to 1000V |
Output (VADC) full-scale range | 0V to 5V |
Attenuation (nominal ratio) | 500:1 |
Uncalibrated initial measurement error | ±0.5% FSR |