SLLSE49E September   2010  – October 2024 SN65HVD1780-Q1 , SN65HVD1781-Q1 , SN65HVD1782-Q1

PRODUCTION DATA  

  1.   1
  2. Features
  3. Applications
  4. Description
  5. Pin Configuration and Functions
  6. Specifications
    1. 5.1  Absolute Maximum Ratings
    2. 5.2  ESD Ratings—AEC
    3. 5.3  ESD Ratings—IEC
    4. 5.4  Recommended Operating Conditions
    5. 5.5  Thermal Information
    6. 5.6  Electrical Characteristics
    7. 5.7  Power Dissipation Ratings
    8. 5.8  Switching Characteristics
    9. 5.9  Package Dissipation Ratings
    10. 5.10 Typical Characteristics
  7. Parameter Measurement Information
  8. Detailed Description
    1. 7.1 Overview
    2. 7.2 Functional Block Diagram
    3. 7.3 Feature Description
      1. 7.3.1 Bus Fault Conditions
      2. 7.3.2 Receiver Failsafe
      3. 7.3.3 Hot-Plugging
    4. 7.4 Device Functional Modes
  9. Application and Implementation
    1. 8.1 Application Information
    2. 8.2 Typical Application
      1. 8.2.1 Design Requirements
        1. 8.2.1.1 Data Rate and Bus Length
        2. 8.2.1.2 Bus Loading
      2. 8.2.2 Detailed Design Procedure
        1. 8.2.2.1 Stub Length
        2. 8.2.2.2 Receiver Failsafe
      3. 8.2.3 Application Curve
    3. 8.3 Power Supply Recommendations
    4. 8.4 Layout
      1. 8.4.1 Layout Guidelines
      2. 8.4.2 Layout Example
  10. Device and Documentation Support
    1. 9.1 Device Support
      1. 9.1.1 Third-Party Products Disclaimer
    2. 9.2 Documentation Support
      1. 9.2.1 Related Documentation
    3. 9.3 Receiving Notification of Documentation Updates
    4. 9.4 Support Resources
    5. 9.5 Trademarks
    6. 9.6 Electrostatic Discharge Caution
    7. 9.7 Glossary
  11. 10Revision History
  12. 11Mechanical, Packaging, and Orderable Information

Package Options

Mechanical Data (Package|Pins)
Thermal pad, mechanical data (Package|Pins)
Orderable Information

Revision History

Changes from Revision D (July 2017) to Revision E (October 2024)

  • Updated the numbering format for tables, figures, and cross-references throughout the documentGo
  • Changed the Storage temperature MIN value from −44°C to −55°C in the Absolute Maximum Ratings Go

Changes from Revision C (April 2016) to Revision D (July 2017)

  • Changed the differential input to receive a valid bus high from VID < VIT+ to VID > VIT+ in the Receiver Function Table Go
  • Changed the Half-Duplex Layout Example Go
  • Added the Receiving Notification of Documentation Updates sectionGo
  • Changed the Electrostatic Discharge Caution statementGo

Changes from Revision B (January 2016) to Revision C (April 2016)

  • Changed the signaling rate for SN65HVD1780-Q1 from 115 to 0.115 Bin the Recommended Operating Conditions table Go

Changes from Revision A (August 2015) to Revision B (January 2016)

  • Changed HBM and CDM back to the AEC specification and split the IEC specification into a separate table Go
  • Added the SN65HVD1780-Q1 and SN65HVD1782-Q1 devices to the Thermal Information tableGo

Changes from Revision * (September 2010) to Revision A (August 2015)

  • Added Pin Configuration and Functions section, ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section Go
  • Added new ListItem in Features, second one with sub list itemsGo