SLLS575A AUGUST 2003 – July 2015 SN65LVDS049
PRODUCTION DATA.
MIN | MAX | UNIT | |||
---|---|---|---|---|---|
Supply voltage(2), VCC | –0.3 | 4 | V | ||
Voltage | DIN, ROUT, EN, or EN | –0.3 | (VCC + 0.3 V) | V | |
RIN+ or RIN- | –0.3 | 4 | |||
DOUT+ or DOUT- | –0.3 | 3.9 | |||
LVDS output short circuit duration (DOUT+, DOUT-) | Continuous | ||||
Continuous power dissipation | See Dissipation Rating | ||||
Lead temperature 1.6 mm (1/16 inch) from case for 10 seconds | 260 | °C | |||
Storage temperature | –65 | 150 | °C |
VALUE | UNIT | ||||
---|---|---|---|---|---|
V(ESD) | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001(1) | RIN+, RIN–, DOUT+, and DOUT– | ±10000 | V |
All pins | ±2000 | ||||
Charged-device model (CDM), per JEDEC specification JESD22-C101(2) | ±500 |
MIN | NOM | MAX | UNIT | |
---|---|---|---|---|
Supply voltage, VCC | 3 | 3.3 | 3.6 | V |
Receiver input voltage | GND | V | ||
Common-mode input voltage, VIC |
|
|
V | |
VCC - 0.8 | V | |||
Operating free-air temperature, TA | –40 | 85 | °C |
THERMAL METRIC(1) | SN65LVDS049 | UNIT | |
---|---|---|---|
PW (TSSOP) | |||
16 PINS | |||
RθJA | Junction-to-ambient thermal resistance | 10.5 | °C/W |
RθJC(top) | Junction-to-case (top) thermal resistance | 35.8 | °C/W |
RθJB | Junction-to-board thermal resistance | 45.4 | °C/W |
ψJT | Junction-to-top characterization parameter | 2.6 | °C/W |
ψJB | Junction-to-board characterization parameter | 44.8 | °C/W |
PARAMETER | TEST CONDITIONS | MIN | TYP(1) | MAX | UNIT | |
---|---|---|---|---|---|---|
INPUT DC SPECIFICATIONS (DIN, EN, EN) | ||||||
VIH | Input high voltage | 2 | VCC | V | ||
VIL | Input low voltage | GND | 0.8 | V | ||
IIH | Input high current | VIN = VCC | –10 | 3 | 10 | µA |
IIL | Input low current | VIN = GND | –10 | 1 | 10 | µA |
VCL | Input clamp voltage | ICL = -18 mA | –1.5 | –0.8 | V | |
LVDS OUTPUT DC SPECIFICATIONS (DOUT+, DOUT–) | ||||||
|VOD| | Differential output voltage | RL = 100 Ω, See Figure 1 | 250 | 350 | 450 | V |
Δ|VOD| | Change in magnitude of VOD for complementary output states |
–35 | 1 | 35 | mV | |
VOS | Offset voltage | 1.125 | 1.2 | 1.375 | V | |
ΔVOS | Change in magnitude of VOS for complementary output states |
–25 | 1 | 25 | mV | |
IOS | Output short-circuit current | Enabled DIN = VCC and DOUT+ = 0 V, or DIN = GND and DOUT- = 0 V |
-4.5 | -9 | mA | |
IOSD | Differential output short-circuit current(2) | Enabled, VOD = 0 V | –3.6 | -9 | mA | |
IOFF | Power-off leakage | VCC = 0 V or Open; VO = 0 or 3.6 V |
–20 | 0 | 20 | µA |
IOZ | Output high-impedance current | EN = 0 V and EN = VCC, VO = 0 or VCC |
–10 | 0 | 10 | µA |
LVDS INPUT DC SPECIFICATIONS (RIN+, RIN–) | ||||||
VIT+ | Differential input high threshold | VCM = 1.2 V, 0.05 V, 2.35 V | 100 | mV | ||
VIT- | Differential input low threshold | VCM = 1.2 V, 0.05 V, 2.35 V | –100 | mV | ||
VCMR | Common-mode voltage range | VID = ± 100 mV | 0.05 | 2.35 | V | |
IIN | Input current | VCC = 3.6 V, VIN = 0 V or 2.8 V | –20 | 20 | µA | |
VCC= 0 V, VIN = 0 V, 2.8 V, or 3.6 V | –20 | 20 | ||||
OUTPUTS DC SPECIFICATIONS (ROUT) | ||||||
VOH | Output high voltage | IOH = –0.4 mA, VID = 200 mV | 2.7 | 3.3 | V | |
VOL | Output low voltage | IOL = 2 mA, VID = –200 mV | 0.05 | 0.25 | V | |
IOZ | Output high-impedance current | Disabled, VOUT = 0 V or VCC | –10 | 0 | 10 | µA |
DEVICE DC SPECIFICATIONS | ||||||
ICC | Power supply current (LVDS loaded, enabled) |
EN = 3.3 V, DIN = VCC or Gnd, 100-Ω differential LVDS loads | 17 | 35 | mA | |
ICCZ | High-impedance supply current (disabled) | No loads, EN = 0 V | 1 | 25 | mA |
PARAMETER | TEST CONDITIONS | MIN | TYP(1) | MAX | UNIT | |
---|---|---|---|---|---|---|
LVDS OUTPUTS (DOUT+, DOUT-) | ||||||
tPLHD | Differential propagation delay low to high | RL = 100 Ω, CL = 15 pF distributed, See Figure 2 |
1.3 | 2 | ns | |
tPHLD | Differential propagation delay high to low | 1.4 | 2 | ns | ||
tsk(p) | Differential pulse skew (|tPHL - tPLH|) | 0 | 0.15 | 0.4 | ns | |
tsk(o) | Differential channel-to-channel skew(2) | 0 | 0.05 | 0.5 | ns | |
tsk(pp) | Differential part-to-part skew(3) | 0 | 1 | ns | ||
tr | Differential rise time | 0.2 | 0.5 | 1 | ns | |
tf | Differential fall time | 0.2 | 0.5 | 1 | ns | |
tPHZ | Disable time, high level to high impedance | RL = 100 Ω, CL = 15 pF distributed, See Figure 3 |
2.7 | 4 | ns | |
tPLZ | Disable time, low level to high impedance | 2.7 | 4 | ns | ||
tPZH | Enable time, high impedance to high level | 1 | 5 | 8 | ns | |
tPZL | Enable time, high impedance to low level | 1 | 5 | 8 | ns | |
fMAX | Maximum operating frequency(4) | 250 | MHz | |||
LVCMOS OUTPUTS (ROUT) | ||||||
tPLH | Propagation delay low to high | VID= 200 mV, CL = 15 pF distributed, See Figure 4 |
0.5 | 1.9 | 3.5 | ns |
tPHL | Propagation delay high to low | 0.5 | 1.7 | 3.5 | ns | |
tsk(p) | Pulse skew (|tPHL - tPLH|) | 0 | 0.2 | 0.4 | ns | |
tsk(o) | Channel-to-channel skew(5) | 0 | 0.05 | 0.5 | ns | |
tsk(pp) | Part-to-part skew(6) | 0 | 1 | ns | ||
tr | Rise time | 0.3 | 0.5 | 1.4 | ns | |
tf | Fall time | 0.3 | 0.5 | 1.4 | ns | |
tPHZ | Disable time, high level to high impedance | CL = 15 pF distributed, See Figure 5 |
3 | 7.2 | 9 | ns |
tPLZ | Disable time, low level to high impedance | 2.5 | 4 | 8 | ns | |
tPZH | Enable time, high impedance to high level | 2.5 | 4.2 | 7 | ns | |
tPZL | Enable time, high impedance to low level | 2 | 3.3 | 7 | ns | |
fMAX | Maximum operating frequency(7) | 200 | 250 | MHz |
PACKAGE | CIRCUIT BOARD MODEL | TA≤25°C POWER RATING |
DERATING FACTOR(1)
ABOVE TA = 25°C |
TA = 85°C POWER RATING |
---|---|---|---|---|
PW | Low-K(2) | 774 mW | 6.2 mW/°C | 402 mW |
VCC = 3.3 V | TA = 25°C | |
VCC = 3.3 V | TA = 25°C | VID = 40 MVp-p |
VI = 3 V | RL = 100 Ω | CL = 15-pF Distributed |