SLLSFG7B September 2020 – November 2022 SN65MLVD203B
PRODUCTION DATA
PARAMETER | TEST CONDITIONS | MIN(1) | TYP(2) | MAX | UNIT | |
---|---|---|---|---|---|---|
|VYZ| |
Differential output voltage magnitude (4) | See Figure 7-2 | 480 | 650 | mV | |
Δ|VYZ| |
Change in differential output voltage magnitude between logic states | –50 | 50 | mV | ||
VOS(SS) | Steady-state common-mode output voltage | See Figure 7-3 | 0.8 | 1.2 | V | |
ΔVOS(SS) | Change in steady-state common-mode output voltage between logic states | –50 | 50 | mV | ||
VOS(PP) | Peak-to-peak common-mode output voltage | 150 | mV | |||
VY(OC)
|
Maximum steady-state open-circuit output voltage | See Figure 7-7 | 0 | 2.4 | V | |
VZ(OC)
|
Maximum steady-state open-circuit output voltage | 0 | 2.4 | V | ||
VP(H) | Voltage overshoot, low-to-high level output | See Figure 7-5 | 1.2 VSS | V | ||
VP(L) | Voltage overshoot, high-to-low level output | –0.2 VSS | V | |||
IIH | High-level input current (D, DE) | VIH = 2 V to VCC | 0 | 10 | µA | |
IIL | Low-level input current (D, DE) | VIL = GND to 0.8 V | -1 | 10 | µA | |
|IOS| | Differential short-circuit output current magnitude | See Figure 7-4 | 24 | mA | ||
IOZ | High-impedance state output current (driver only) | –1.4 V ≤ (VY or VZ) ≤ 3.8 V, Other output = 1.2 V |
–15 | 10 | µA | |
IO(OFF) | Power-off output current | –1.4 V ≤ (VY or VZ) ≤ 3.8 V, Other output = 1.2 V, 0 V ≤ VCC≤ 1.5 V | –10 | 10 | µA | |
CY or CZ | Output capacitance | VI = 0.4 sin(30E6πt) + 0.5 V,(3)
Other input at 1.2 V, driver disabled |
6 | pF | ||
CYZ | Differential output capacitance | VAB = 0.4 sin(30E6πt) V, (3)
Driver disabled |
4.5 | pF | ||
CY/Z | Output capacitance balance, (CY/CZ) | 0.98 | 1.02 |