SCES627D MARCH 2005 – October 2017 SN74AUP1G240
PRODUCTION DATA.
NOTE
Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI’s customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.
The AUP family is TI's premier solution to the industry’s low-power needs in battery-powered portable applications. This family assures a very low static and dynamic power consumption across the entire VCC range of 0.8 V to 3.6 V, resulting in an increased battery life. This product also maintains excellent signal integrity. It has a small amount of hysteresis built in allowing for slower or noisy input signals.
The lowered drive produces slower edges and prevents overshoot and undershoot on the outputs. The AUP family of single gate logic makes excellent translators for the new lower voltage microprocessors that typically are powered from 0.8 V to 1.2 V. They can drop the voltage of peripheral drivers and accessories that are still powered by 3.3 V to the lower voltage levels.
The SN74AUP1G240 is essentially an inverter that can be placed into a high-impedance state. In this application, the output is forced to VCC when the SN74AUP1G240's output is disabled, and when the output is enabled, the device performs the function Y = A.
SN74AUP1G240 uses CMOS technology and has balanced output drive. Take care to avoid bus contention because it can drive currents that would exceed maximum limits.
Pull-up resistor selection is based on leakage current into the Peripheral's input (II) and the high-impedance output of the SN74AUP1G240 (IOZ). See the next section for equations for pull-up resistor (R) selection.