SCPS282B
December 2022 – November 2023
TCA39416
PRODUCTION DATA
1
1
Features
2
Applications
3
Description
4
Pin Configuration and Functions
5
Specifications
5.1
Absolute Maximum Ratings
5.2
ESD Ratings
5.3
Recommended Operating Conditions
5.4
Thermal Information
5.5
Electrical Characteristics
5.6
Timing Requirements
5.7
Switching Characteristics
5.8
Typical Characteristics
6
Parameter Measurement Information
6.1
Voltage Waveforms
7
Detailed Description
7.1
Overview
7.2
Functional Block Diagram
7.3
Feature Description
7.3.1
Architecture
7.3.2
Enable and Disable
7.3.3
Pull up resistors on I/O Lines
7.3.4
Input Driver Requirements
7.4
Device Functional Modes
8
Application and Implementation
8.1
Application Information
8.2
Typical Application
8.2.1
Design Requirements
8.2.2
Detailed Design Procedure
8.2.3
Application Curve
8.3
Power Supply Recommendations
8.4
Layout
8.4.1
Layout Guidelines
8.4.2
Layout Example
9
Device and Documentation Support
9.1
Documentation Support
9.2
Receiving Notification of Documentation Updates
9.3
Support Resources
9.4
Trademarks
9.5
Electrostatic Discharge Caution
9.6
Glossary
10
Revision History
11
Mechanical, Packaging, and Orderable Information
Package Options
Mechanical Data (Package|Pins)
DTW|8
MPSS158A
DDF|8
MPDS569D
Thermal pad, mechanical data (Package|Pins)
Orderable Information
scps282b_oa
scps282b_pm
1
Features
2-bit dual supply bidirectional translator for I3C, I
2
C, SMBus, SPI applications
Provides bidirectional voltage translation with no direction pin
High-impedance output Ax and Bx pins when
OE = 0 V or V
CC
= 0 V
Internal 10-kΩ pull-up resistor on Ax and Bx pins
0.72 V to 1.98 V on both A and B ports;
V
CCA
≤ V
CCB
Compatible with MIPI I3C supporting speeds up to 12.5 MHz
Compatible with JEDEC I3C module sideband bus specification (JESD403)
V
CC
Isolation feature: If either V
CC
input is at GND, both A and B ports are in the high-impedance state
No power-supply sequencing required: either V
CCA
or V
CCB
can be ramped first
Low I
off
of 2.5 µA when either V
CCA
or V
CCB
= 0 V
OE input can be tied directly to V
CCA
or controlled by GPIO
Latch-up performance exceeds 100 mA per JESD 78, class II
ESD Protection exceeds JESD 22
4000-V Human-body model (A114-B)
1500-V Charged-device model (C101)