SLLSF80B October 2019 – March 2022 TCAN1144-Q1 , TCAN1145-Q1 , TCAN1146-Q1
PRODUCTION DATA
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
CAN DRIVER ELECTRICAL CHARACTERISTICS | ||||||
VO(D) | Bus output voltage (dominant) CANH | See Figure 9-4 VTXD = 0 V, RL =50 Ω to 65 Ω, CL = open, RCM = open | 2.75 | 4.5 | V | |
Bus output voltage (dominant) CANL | 0.5 | 2.25 | V | |||
VO(R) | Bus output voltage (recessive) | See Figure 9-1 and Figure 9-4 VTXD = VIO, RL = open (no load), RCM = open | 2 | 2.5 | 3 | V |
V(DIFF) | Differential voltage | –42 | 42 | V | ||
VOD(D) | Differential output voltage (dominant) | See Figure 9-1 and Figure 9-4, VTXD = 0 V, 50 Ω ≤ RL ≤ 65 Ω, CL = open, RCM = open | 1.5 | 3 | V | |
See Figure 9-1 and Figure 9-4, VTXD = 0 V, 45 Ω ≤ RL ≤ 70 Ω, CL = open, RCM = open | 1.4 | 3 | V | |||
See Figure 9-1 and Figure 9-4, VTXD = 0 V, RL = 2.24 kΩ, CL = open, RCM = open | 1.5 | 5 | V | |||
VOD(R) | Differential output voltage (recessive) | See Figure 9-1 and Figure 9-4 , VTXD = VIO, RL = 60 Ω, CL = open, RCM = open | –120 | 12 | mV | |
See Figure 9-1 and Figure 9-4, VTXD = VIO, RL = open (no load), CL = open, RCM = open | –50 | 50 | mV | |||
VO(INACT) | Bus output voltage on CANH with bus biasing inactive (STBY) | See Figure 9-1 and Figure 9-4, VTXD = VIO, RL = open, CL = open, RCM = open | –0.1 | 0.1 | V | |
Bus output voltage on CANL with bus biasing inactive (STBY) | –0.1 | 0.1 | V | |||
Bus output voltage on CANH - CANL (recessive) with bus biasing inactive (STBY) | –0.2 | 0.2 | V | |||
VSYM | Output symmetry (dominant or recessive) (VO(CANH) + VO(CANL))/VCC | See Figure 9-1 and Figure 9-4, RL = 60 Ω, CL = open, RCM = open, C1 = 4.7 nF, TXD = 250 kHz, 1 MHz, 2.5 MHz | 0.9 | 1.1 | V/V | |
VSYM_DC | Output symmetry (dominant or recessive) (VCC – VO(CANH) – VO(CANL)) with a frequency that corresponds to the highest bit rate for which the HS-PMA implementation is intended, <1 MHz or <2 Mbit/s | See Figure 9-1 and Figure 9-4, RL = 60 Ω, CL = open, RCM = open, C1 = 4.7 nF | –300 | 300 | mV | |
IOS_DOM | Short-circuit steady-state output current, dominant See Figure 9-1 and Figure 9-8 | –3.0 V ≤ VCANH ≤ +18.0 V, CANL = open, VTXD = 0 V | –115 | mA | ||
–3.0 V ≤ VCANL ≤ +18.0 V, CANH = open, VTXD = 0 V | 115 | mA | ||||
IOS_REC | Short-circuit steady-state output current, recessive. See Figure 9-1 and Figure 9-8 | –27 V ≤ VBUS ≤ +42 V, VBUS = CANH = CANL | –5 | 5 | mA | |
CAN RECEIVER ELECTRICAL CHARACTERISTICS | ||||||
VITDOM | Receiver dominant state differential input voltage range, bus biasing active | –12.0 V ≤ VCANL ≤ +12.0 V –12.0 V ≤ VCANH ≤ +12.0 V; See Figure 9-5 and Table 10-6 |
0.9 | 8 | V | |
VITREC | Receiver recessive state differential input voltage range, bus biasing active | –3 | 0.5 | V | ||
VHYS | Hysteresis voltage for input-threshold, normal and selective wake modes | 135 | mV | |||
VDIFF_DOM | Receiver dominant state differential input voltage range, bus biasing in-active | –12.0 V ≤ VCANL ≤ +12.0 V –12.0 V ≤ VCANH ≤ +12.0 V; See Figure 9-5 and Table 10-6 |
1.15 | 8 | V | |
VDIFF_REC | Receiver recessive state differential input voltage range, bus biasing in-active | –3 | 0.4 | V | ||
VCM_NORM | Common mode range: normal | –12 | 12 | V | ||
VCM_STBY | Common mode range: standby mode | –12 | 12 | V | ||
IIOFF(LKG) | Power-off (unpowered) bus input leakage current | CANH = CANL = 5 V, VCC = VIO = Vsup to GND via 0 Ω and 47 kΩ resistor | 5 | µA | ||
CI | Input capacitance to ground (CANH or CANL) (1) | 20 | pF | |||
CID | Differential input capacitance (1) | 10 | pF | |||
RID | Differential input resistance | VTXD = VIO, normal mode: –2.0 V ≤ VCANH ≤ +7.0 V; –2.0 V ≤ VCANL ≤ +7.0 V |
12 | 100 | kΩ | |
RIN | Single ended Input resistance (CANH or CANL) | –2.0 V ≤ VCANH ≤ +7.0 V –2.0 V ≤ VCANL ≤ +7.0 V |
6 | 50 | kΩ | |
RIN(M) | Input resistance matching: [1 – (RIN(CANH) / RIN(CANL))] × 100% | VCANH = VCANL = 5.0 V | –1 | 1 | % | |
INH OUTPUT TERMINAL (HIGH VOLTAGE OUTPUT) | ||||||
ΔVH | High-level voltage drop from VSUP to INH | IINH = –6 mA | 0.5 | 1 | V | |
Rpd | Pull-down resistor | Sleep Mode | 7 | 10 | 13 | MΩ |
WAKE INPUT TERMINAL | ||||||
VIH | High-level input voltage | Selective wake-up or standby mode, WAKE pin enabled | 4 | V | ||
VIL | Low-level input voltage | Selective wake-up or standby mode, WAKE pin enabled | 2 | V | ||
IIL | Low-level input current | WAKE = 1 V | 1 | 2 | µA | |
SDI, SCK, nCS, TXD INPUT TERMINALS | ||||||
VIH | High-level input voltage | 0.7 | VIO | |||
VIL | Low-level input voltage | 0.3 | VIO | |||
IIH | High-level input leakage current | 1.71 V ≤ VIO ≤ 5.5 V | –1 | 1 | µA | |
IIL | Low-level input leakage current | Inputs = 0 V, 1.71 V ≤ VIO ≤ 5.5 V | –30 | –2 | µA | |
IILnCS | Low-level input leakage current for nCS | Inputs = 0 V, 1.71 V ≤ VIO ≤ 5.5 V | –50 | –2 | µA | |
CIN | Input capacitance | at 20 MHz | 4 | 15 | pF | |
ILKG(OFF) | Unpowered leakage current | Inputs = 5.5 V, VIO = VSUP = 0 V | –1 | 0 | 1 | µA |
Rpu | Pull-up resistor | 250 | 350 | 450 | kΩ | |
RXD, SDO OUTPUT TERMINALS | ||||||
VOH | High level output voltage | IOH = -2 mA | 0.8 | VIO | ||
VOL | Low level output voltage | IOL = 2 mA | 0.2 | VIO | ||
ILKG(OFF) | Unpowered leakage current - SDO pin | VnCS = VIO; VO = 0 V to VIO | –5 | 5 | µA | |
RRXD(PU) | RXD pin pull-up resistance | Active during UVSUP and POR conditions and when in Sleep mode | 40 | 60 | 80 | kΩ |
ILKG(RXD) | RXD current when VIO present and RRXD(PU) enabled | VRXD = VIO; VO = 0 V to VIO | –1 | 1 | µA | |
VRXD = GND; Active during UVSUP and POR conditions and when in Sleep mode | –140 | –20 | µA |