SPRS964H June 2016 – February 2020 TDA3LA , TDA3LX , TDA3MA , TDA3MD , TDA3MV
PRODUCTION DATA.
Refer to the PDF data sheet for device specific package drawings
Table 5-3 shows the recommended OPP per voltage domain.
DOMAIN | CONDITION | OPP_NOM | OPP_OD | OPP_HIGH/OPP_PLUS(6) | |||||||
---|---|---|---|---|---|---|---|---|---|---|---|
MIN (2) | NOM (1) | MAX (2) | MIN (2) | NOM (1) | MAX (2) | MIN (2) | NOM (1) | MAX DC (3) | MAX (2) | ||
VD_CORE (V) | BOOT (Before AVS is enabled) (4) | 1.02 | 1.06 | 1.11 | Not Applicable | Not Applicable | |||||
After AVS is enabled (4) | AVS Voltage (5) – 3.5% | AVS Voltage (5) | 1.20 | Not Applicable | Not Applicable | ||||||
VD_DSPEVE (V) | BOOT (Before AVS is enabled) (4) | 1.02 | 1.06 | 1.11 | Not Applicable | Not Applicable | |||||
After AVS is enabled (4) | AVS Voltage (5) – 3.5% | AVS Voltage (5) | 1.11 | AVS Voltage (5) – 3.5% | AVS Voltage (5) | AVS Voltage (5) + 5% | AVS Voltage (5) – 3.5% | AVS Voltage (5) | AVS Voltage (5) + 2% | AVS Voltage (5) + 5% |
Table 5-4 describes the standard processor clocks speed characteristics vs OPP of the device.
CLOCK | OPP_NOM | OPP_OD | OPP_HIGH | OPP_PLUS |
---|---|---|---|---|
MAX FREQUENCY (MHz) | MAX FREQUENCY (MHz) | MAX FREQUENCY (MHz) | MAX FREQUENCY (MHz) | |
VD_DSPEVE | ||||
DSP_CLK | 500 | 709 | 745 | 1000 |
EVE_FCLK | 500 | 667 | 667 | 900 |
VD_CORE | ||||
CORE_IPU1_CLK | 212.8 | N/A | N/A | N/A |
ISS | 212.8 | N/A | N/A | N/A |
L3_CLK | 266 | N/A | N/A | N/A |
DDR3 / DDR3L | 532 (DDR-1066) | N/A | N/A | N/A |
DDR2 | 400 (DDR-800) | N/A | N/A | N/A |
LPPDR2 | 333 (DDR-667) | N/A | N/A | N/A |
ADC | 20 | N/A | N/A | N/A |