SBVS225B
March 2013 – May 2014
TLC5973
PRODUCTION DATA.
1
Features
2
Applications
3
Description
4
Revision History
5
Pin Configuration and Functions
6
Specifications
6.1
Absolute Maximum Ratings
6.2
Handling Ratings
6.3
Recommended Operating Conditions
6.4
Thermal Information
6.5
Electrical Characteristics
6.6
Switching Characteristics
6.7
Typical Characteristics
7
Parameter Measurement Information
7.1
Pin-Equivalent Input and Output Schematic Diagrams
7.2
Test Circuits
7.3
Timing Diagrams
8
Detailed Description
8.1
Overview
8.2
Functional Block Diagram
8.3
Feature Description
8.3.1
Grayscale (GS) Control
8.3.2
EasySet and Shunt Regulator
8.3.3
No Limit Cascading
8.3.4
Constant Sink Current Value
8.3.5
Connector Design
8.4
Device Functional Modes
8.4.1
Grayscale (GS) Function (PWM Control)
8.4.1.1
PWM Control
8.4.2
One-Wire Interface (EasySet) Data Writing Method
8.4.2.1
Data Transfer Rate (tCYCLE) Measurement Sequence
8.4.2.2
Data ‘0’ and Data ‘1’ Write Sequence (Data Write Sequence)
8.4.2.3
One Communication Cycle End of Sequence (EOS)
8.4.2.4
GS Data Latch (GSLAT) Sequence
8.5
Programming
8.5.1
Controlling Devices Connected in Series
8.6
Register Maps
8.6.1
Register and Data Latch Configuration
9
Applications and Implementation
9.1
Application Information
9.2
Typical Applications
9.2.1
No Internal Shunt Regulator Mode 1
9.2.1.1
Design Requirements
9.2.1.2
Detailed Design Procedure
9.2.1.3
Application Curve
9.2.2
No Internal Shunt Regulator Mode 2
9.2.2.1
Design Requirements
9.2.2.2
Detailed Design Procedure
9.2.2.3
Application Curve
9.2.3
Internal Shunt Regulator Mode
9.2.3.1
Design Requirements
9.2.3.2
Detailed Design Procedure
9.2.3.3
Application Curves
10
Power Supply Recommendations
11
Layout
11.1
Layout Guidelines
11.2
Layout Example
12
Device and Documentation Support
12.1
Trademarks
12.2
Electrostatic Discharge Caution
12.3
Glossary
13
Mechanical, Packaging, and Orderable Information
Package Options
Mechanical Data (Package|Pins)
D|8
MSOI002K
Thermal pad, mechanical data (Package|Pins)
Orderable Information
sbvs225b_oa
sbvs225b_pm
7
Parameter Measurement Information
7.1
Pin-Equivalent Input and Output Schematic Diagrams
Figure 3.
SDI
Figure 4.
SDO
1.
NOINDENT:
n = 0 to 2.
Figure 5.
OUT0 Through OUT2
7.2
Test Circuits
1.
NOINDENT:
n = 0 to 2.
2.
NOINDENT:
C
L
includes measurement probe and jig capacitance.
Figure 6.
Rise and Fall Time Test Circuit for OUT
n
1.
NOINDENT:
C
L
includes measurement probe and jig capacitance.
Figure 7.
Rise and Fall Time Test Circuit for SDO
1.
NOINDENT:
n = 0 to 2.
Figure 8.
Constant-Current Test Circuit for OUT
n
7.3
Timing Diagrams
1.
Input pulse rise and fall time is 1 ns to 3 ns.
Figure 9.
Input Timing
1.
Input pulse rise and fall time is 1 ns to 3 ns.
Figure 10.
Output Timing
1.
NOINDENT:
OUT
n
on-time changes, depending on the data in the 36-bit GS data latch.
Figure 11.
Data Write and OUT
n
Switching Timing