SLLSFM6 June 2021 TLIN2022A-Q1
PRODUCTION DATA
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
D112V | Duty Cycle 1 (ISO/DIS 17987 Param 27) (3) | THREC(MAX) = 0.744 x VSUP THDOM(MAX) = 0.581 x VSUP, VSUP = 7 V to 18 V, tBIT = 50 µs (20 kbps), D1 = tBUS_rec(min)/(2 x tBIT) (See Figure 8-10, Figure 8-11 ) | 0.396 | |||
D112V | Duty Cycle 1 (ISO/DIS 17987 Param 27) (3) (4) | THREC(MAX) = 0.625 x VSUP, THDOM(MAX) = 0.581 x VSUP, VSUP = 4 V to 7 V, tBIT = 50 µs (20 kbps), D1 = tBUS_rec(min)/(2 x tBIT) (See Figure 8-10, Figure 8-11 ) | 0.396 | |||
D1 | Duty cycle 1 (1) (2) (4) | THREC(MAX) = 0.744 x VSUP, THDOM(MAX) = 0.581 x VSUP, VSUP = 7 V to 18 V, tBIT = 52 μs D1 = tBUS_rec(min)/(2 x tBIT) (See Figure 8-10, Figure 8-11 ) |
0.396 | |||
D212V | Duty Cycle 2 (ISO/DIS 17987 Param 28)(3) | THREC(MIN) = 0.422 x VSUP, THDOM(MIN) = 0.284 x VSUP, VSUP = 7 V to 18 V, tBIT = 50 µs (20 kbps), D2 = tBUS_rec(MAX)/(2 x tBIT) (See Figure 8-10, Figure 8-11 ) | 0.581 | |||
D212V | Duty Cycle 2 (3) (4) | THREC(MIN) = 0.546 x VSUP, THDOM(MIN) = 0.4 x VSUP, VSUP = 4 V to 7 V, tBIT = 50 µs (20 kbps), D2 = tBUS_rec(MAX)/(2 x tBIT) (See Figure 8-10, Figure 8-11 ) | 0.581 | |||
D2 | Duty Cycle 2 (1) (2) (4) | THREC(MIN) = 0.422 x VSUP, THDOM(MIN) = 0.284 x VSUP, VSUP = 7 V to 18 V, tBIT = 52 μs D2 = tBUS_rec(MAX)/(2 x tBIT) (See Figure 8-10, Figure 8-11 ) |
0.581 | |||
D312V | Duty Cycle 3 (ISO/DIS 17987 Param 29)(3) | THREC(MAX) = 0.778 x VSUP, THDOM(MAX) = 0.616 x VSUP, VSUP = 7 V to 18 V, tBIT = 96 µs (10.4 kbps), D3 = tBUS_rec(min)/(2 x tBIT) (See Figure 8-10, Figure 8-11 ) | 0.417 | |||
D312V | Duty Cycle 3(3) (4) | THREC(MAX) = 0.645 x VSUP, THDOM(MAX) = 0.616 x VSUP, VSUP = 4 V to 7 V, tBIT = 96 µs (10.4 kbps), D3 = tBUS_rec(min)/(2 x tBIT) (See Figure 8-10, Figure 8-11 ) | 0.417 | |||
D3 | Duty Cycle 3 (1) (2) (4) | THREC(MAX) = 0.778 x VSUP
THDOM(MAX) = 0.616 x VSUP VSUP = 7 V to 18 V, tBIT = 96 μs D3 = tBUS_rec(min)/(2 x tBIT) (See Figure 8-10, Figure 8-11 ) |
0.417 | |||
D412V | Duty Cycle 4 (ISO/DIS 17987 Param 30)(3) | THREC(MIN) = 0.389 x VSUP, THDOM(MIN) = 0.251 x VSUP, VSUP = 7 V to 18 V, tBIT = 96 µs (10.4 kbps), D4 = tBUS_rec(MAX)/(2 x tBIT) (See Figure 8-10, Figure 8-11 ) | 0.59 | |||
D412V | Duty Cycle 4(3) (4) | THREC(MIN) = 0.422 x VSUP, THDOM(MIN) = 0.284 x VSUP, VSUP = 4 V to 7 V, tBIT = 96 µs (10.4 kbps), D4 = tBUS_rec(MAX)/(2 x tBIT) (See Figure 8-10, Figure 8-11 ) | 0.59 | |||
D4 | Duty Cycle 4 (1) (2) (4) | THREC(MIN) = 0.389 x VSUP
THDOM(MIN) = 0.251 x VSUP VSUP = 7 V to 18 V, tBIT = 96 μs D4 = tBUS_rec(MAX)/(2 x tBIT) (See Figure 8-10, Figure 8-11 ) |
0.59 | |||
D124V | Duty Cycle 1 (ISO/DIS 17987 Param 27)(1) | THREC(MAX) = 0.710 x VSUP, THDOM(MAX) = 0.544 x VSUP, VSUP = 15 V to 36 V, tBIT = 50 µs (20 kbps), D1 = tBUS_rec(min)/(2 x tBIT) (See Figure 8-10, Figure 8-11 ) | 0.33 | |||
D224V | Duty Cycle 2 (ISO/DIS 17987 Param 28) | THREC(MIN) = 0.446 x VSUP, THDOM(MIN) = 0.302 x VSUP, VSUP = 15.6 V to 36 V, tBIT = 50 µs (20 kbps), D2 = tBUS_rec(MAX)/(2 x tBIT) (See Figure 8-10, Figure 8-11 ) | 0.642 | |||
D324V | Duty Cycle 3 (ISO/DIS 17987 Param 29) | THREC(MAX) = 0.744 x VSUP, THDOM(MAX) = 0.581 x VSUP, VSUP = 7 V to 36 V, tBIT = 96 µs (10.4 kbps), D3 = tBUS_rec(min)/(2 x tBIT) (See Figure 8-10, Figure 8-11 ) | 0.386 | |||
D424V | Duty Cycle 4 (ISO/DIS 17987 Param 30) (4) | THREC(MIN) = 0.422 x VSUP, THDOM(MIN) = 0.284 x VSUP, VSUP = 7.6 V to 36 V, tBIT = 96 µs (10.4 kbps), D4 = tBUS_rec(MAX)/(2 x tBIT) (See Figure 8-10, Figure 8-11 ) | 0.591 | |||
D1LB | Duty cycle 1 at low battery (1) (2) (4) | THREC(MAX) = 0.665 x VSUP, THDOM(MAX) = 0.499 x VSUP, VSUP = 5.5 V to 7 V, tBIT = 52 μs |
0.396 | |||
D2LB | Duty cycle 2 at low battery (1) (2) (4) | THREC(MAX) = 0.496 x VSUP
THDOM(MAX) = 0.361 x VSUP VSUP = 6.1 V to 7 V, tBIT = 52 μs |
0.581 | |||
D3LB | Duty cycle 3 at low battery (1) (2) (4) | THREC(MAX) = 0.665 x VSUP, THDOM(MAX) = 0.499 x VSUP, VSUP = 5.5 V to 7 V, tBIT = 96 μs |
0.396 | |||
D4LB | Duty cycle 4 at low battery (1) (2) (4) | THREC(MAX) = 0.496 x VSUP
THDOM(MAX) = 0.361 x VSUP VSUP = 6.1 V to 7 V, tBIT = 96 μs |
0.581 | |||
Tr-d max | Transmitter propagation delay timings for the duty cycle(1) (2) (4) Recessive to dominant |
THREC(MAX) = 0.744 x VSUP, THDOM(MAX) = 0.581 x VSUP 7 V ≤ VSUP ≤ 18 V, tBIT = 52 μs tREC(MAX)_D1 - tDOM(MIN)_D1 |
10.8 | µs | ||
Td-r max | Transmitter propagation delay timings for the duty cycle(1) (2) (4) Dominant to recessive |
THREC(MAX) = 0.422 x VSUP, THDOM(MAX) = 0.284 x VSUP 7 V ≤ VSUP ≤ 18 V, tBIT = 52 μs tDOM(MAX)_D2 - tREC(MIN)_D2 |
8.4 | µs | ||
Tr-d max | Transmitter propagation delay timings for the duty cycle(1) (2) (4) Recessive to dominant |
THREC(MAX) = 0.778 x VSUP
THDOM(MAX) = 0.616 x VSUP 7 V ≤ VSUP ≤ 18 V, tBIT = 96 μs tREC(MAX)_D3 - tDOM(MIN)_D3 |
15.9 | µs | ||
Td-r max | Transmitter propagation delay timings for the duty cycle(1) (2) (4) Dominant to recessive |
THREC(MIN) = 0.389 x VSUP
THDOM(MIN) = 0.251 x VSUP 7 V ≤ VSUP ≤ 18 V, tBIT = 96 μs tDOM(MAX)_D4 - tREC(MIN)_D4 |
17.28 | µs | ||
Tr-d max_low | Low battery transmitter propagation delay timings for the duty cycle(1) (2) (4) Recessive to dominant |
THREC(MAX) = 0.665 x VSUP, THDOM(MAX) = 0.499 x VSUP 5.5 V ≤ VSUP ≤ 7 V, tBIT = 52 μs tREC(MAX)_low - tDOM(MIN)_low |
10.8 | µs | ||
Td-r max_low | Low battery transmitter propagation delay timings for the duty cycle(1) (2) (4) Dominant to recessive |
THREC(MAX) = 0.496 x VSUP
THDOM(MAX) = 0.361 x VSUP 6.1 V ≤ VSUP ≤ 7 V, tBIT = 52 μs tDOM(MAX)_low - tREC(MIN)_low |
8.4 | µs |