SNOSDG5 May   2024 TLV1842

PRODMIX  

  1.   1
  2. Features
  3. Applications
  4. Description
  5. Revision History
  6. Pin Configuration and Functions
    1.     Pin Configuration: TLV1831 and TLV1841
    2.     Pin Configurations: TLV1832 and TLV1842
    3.     Pin Configuration and Functions: TLV1834 and TLV1844
  7. Specifications
    1. 6.1 Absolute Maximum Ratings
    2. 6.2 ESD Ratings
    3. 6.3 Thermal Information
    4. 6.4 Recommended Operating Conditions
    5. 6.5 Electrical Characteristics
    6. 6.6 Switching Characteristics
    7. 6.7 Typical Characteristics
  8. Detailed Description
    1. 7.1 Overview
    2. 7.2 Functional Block Diagrams
    3. 7.3 Feature Description
    4. 7.4 Device Functional Modes
      1. 7.4.1 Inputs
        1. 7.4.1.1 Rail-to-Rail Input
        2. 7.4.1.2 Unused Inputs
      2. 7.4.2 Outputs
        1. 7.4.2.1 TLV183x Push-Pull Output
        2. 7.4.2.2 TLV184x Open-Drain Output
      3. 7.4.3 ESD Protection
        1. 7.4.3.1 Inputs
        2. 7.4.3.2 Outputs
      4. 7.4.4 Power-On Reset (POR)
  9. Application and Implementation
    1. 8.1 Application Information
      1. 8.1.1 Basic Comparator Definitions
        1. 8.1.1.1 Operation
        2. 8.1.1.2 Propagation Delay
        3. 8.1.1.3 Overdrive Voltage
      2. 8.1.2 Hysteresis
        1. 8.1.2.1 Inverting Comparator With Hysteresis
        2. 8.1.2.2 Non-Inverting Comparator With Hysteresis
        3. 8.1.2.3 Inverting and Non-Inverting Hysteresis using Open-Drain Output
    2. 8.2 Typical Applications
      1. 8.2.1 Window Comparator
        1. 8.2.1.1 Design Requirements
        2. 8.2.1.2 Detailed Design Procedure
        3. 8.2.1.3 Application Curve
      2. 8.2.2 Square Wave Oscillator
        1. 8.2.2.1 Design Requirements
        2. 8.2.2.2 Detailed Design Procedure
        3. 8.2.2.3 Application Performance Plots
    3. 8.3 Power Supply Recommendations
    4. 8.4 Layout
      1. 8.4.1 Layout Guidelines
      2. 8.4.2 Layout Example
  10. Device and Documentation Support
    1. 9.1 Documentation Support
      1. 9.1.1 Related Documentation
    2. 9.2 Receiving Notification of Documentation Updates
    3. 9.3 Support Resources
    4. 9.4 Trademarks
    5. 9.5 Electrostatic Discharge Caution
    6. 9.6 Glossary
  11. 10Mechanical, Packaging, and Orderable Information

Package Options

Mechanical Data (Package|Pins)
Thermal pad, mechanical data (Package|Pins)
Orderable Information

Thermal Information

THERMAL METRIC(1) TLV18x2 UNIT
PW
(TSSOP)
DSG
(WSON)
DGK
(VSSOP)
8 PINS 8 PINS 8 PINS
RqJA Junction-to-ambient thermal resistance 157.6 - - °C/W
RqJC(top) Junction-to-case (top) thermal resistance 65.7 - - °C/W
RqJB Junction-to-board thermal resistance 96.5 - - °C/W
yJT Junction-to-top characterization parameter 8.1 - - °C/W
yJB Junction-to-board characterization parameter 95.2 - - °C/W
RqJC(bot) Junction-to-case (bottom) thermal resistance - - - °C/W
For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics report.