SBOS473L March 2009 – July 2024 TMP112 , TMP112D
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
FAST MODE | FAST MODE PLUS | HIGH-SPEED MODE | UNIT | ||||||
---|---|---|---|---|---|---|---|---|---|
MIN | MAX | MIN | MAX | MIN | MAX | ||||
f(SCL) | SCL operating frequency | 0.001 | 0.4 | 0.001 | 1 | 0.001 | 2.85 | MHz | |
t(BUF) | Bus-free time between STOP and START conditions | 600 | – | 500 | 160 | – | ns | ||
t(HDSTA) | Hold time after repeated START condition. After this period, the first clock is generated. |
600 | – | 260 | 160 | – | ns | ||
t(SUSTA) | Repeated START condition setup time | 600 | – | 260 | 160 | – | ns | ||
t(SUSTO) | STOP condition setup time | 600 | – | 260 | 160 | – | ns | ||
t(HDDAT) | Data hold time | 100 | 900 | 12 | 150 | 25 | 105 | ns | |
t(SUDAT) | Data setup time | 100 | – | 50 | 25 | – | ns | ||
t(LOW) | SCL clock low period | V+ | 1300 | – | 500 | 210 | – | ns | |
t(HIGH) | SCL clock high period | 600 | – | 260 | 60 | – | ns | ||
tFD | Data fall time | – | 300 | 120 | – | 80 | ns | ||
tRD | Data rise time | – | 300 | – | 120 | – | – | ns | |
SCLK ≤ 100kHz | – | 1000 | – | - | – | – | ns | ||
tFC | Clock fall time | – | 300 | – | 120 | – | 40 | ns | |
tRC | Clock rise time | – | 300 | – | 120 | – | 40 | ns |