SNIS217C december 2020 – may 2023 TMP139
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
The packet error check (PEC) is implemented with a CRC-8 using the polynomial given in Table 7-3.
PEC Rule | Attributes |
---|---|
PEC width | 8-bits |
PEC polynomial | x8 + x2 + x1 + 1 (07h) |
Initial seed value | 00h |
Input data reflected | No |
Output data reflected | No |
XOR value | 00h |
Any host transaction that results from a PEC enable or disable must be followed by a Stop condition on the bus immediately to allow an update on the PEC control bit in the MR18 register.