SBOSA45C february 2022 – may 2023 TMP1826
PRODUCTION DATA
The device provides a configurable one-time memory protection mechanism. Memory protection is available at page level of 32 bytes of 256 bits. There is one level of memory protection and two modes of memory operation available on the TMP1826:
USER MEMORY PROTECTION ADDRESS | COMMENTS | |
---|---|---|
PROTECTION LEVEL OPERAND | PAGE NUMBER FIELD | |
80h | 00h | User memory page-0 cannot be erased and programmed in any mode. Public mode read access is allowed. |
80h | 01h | User memory page-1 cannot be erased and programmed in any mode. Public mode read access is allowed. |
80h | 02h | User memory page-2 cannot be erased and programmed in any mode. Public mode read access is allowed. |
80h | 03h | User memory page-3 cannot be erased and programmed in any mode. Public mode read access is allowed. |
80h | 04h | User memory page-4 cannot be erased and programmed in any mode. Public mode read access is allowed. |
80h | 05h | User memory page-5 cannot be erased and programmed in any mode. Public mode read access is allowed. |
80h | 06h | User memory page-6 cannot be erased and programmed in any mode. Public mode read access is allowed. |
80h | 07h | User memory page-7 cannot be erased and programmed in any mode. Public mode read access is allowed. |
The memory protection bits can be programmed only one time. Hence after a page is locked, it cannot be unlocked. The method to lock a user memory page in public read-only with write protection is described in the following sequence: