SBOSA15A september 2022 – may 2023 TMP1827
PRODUCTION DATA
Return to Register Map.
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
OD_EN | FLEX_ADDR_MODE[1:0] | ARB_MODE[1:0] | HYSTERESIS[1:0] | LOCK_EN | |||
RO-1b | RW-00b | RW-00b | RW-00b | RW-0b |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
7 | OD_EN | RO | 1b | Overdrive mode enable 0b = Overdrive speed is disabled 1b = Overdrive speed is enabled The bit when set cannot be cleared by host write and will automatically be cleared only by a standard speed reset signal. |
6:5 | FLEX_ADDR_MODE[1:0] | RW | 00b | Flexible address mode selection. 00b = Short address register is updated by host 01b = Short address register is updated by IO pin decode 10b = Short address register is updated by Resistor decode 11b = Short address register is updated by combined IO and resistor address decode Flexible address mode selection takes effect only when there is a change detected in the bit setting. |
4:3 | ARB_MODE[1:0] | RW | 00b | Arbitration mode 00b = Arbitration by device is disabled 01b = Reserved 10bh = Arbitration by device is enabled in software compatible mode 11b = Fast Arbitration mode is enabled The arbitration feature is applicable only when address command is SEARCHADDR. Other commands and functions are not affected by the ARB_MODE bit. |
2:1 | HYSTERESIS[1:0] | RW | 00b | Alert hysteresis selection 00b = 5 °C hysteresis 01b = 10°C hysteresis 10b = 15°C hysteresis 11b = 20°C hysteresis |
0 | LOCK_EN | RW | 0b | Register protection enable bit 0b = The register protection is disabled 1b = The register protection is enabled. When set, the bit cannot be cleared by writing to the scratchpad-1 to unlock the register protection. The feature when enabled, prevents application write to the temperature offset, temperature alert low, temperature alert high, short address and device configuration registers. See Note-1 above. |