SPRSP68B January 2023 – November 2023 TMS320F2800152-Q1 , TMS320F2800153-Q1 , TMS320F2800154-Q1 , TMS320F2800155 , TMS320F2800155-Q1 , TMS320F2800156-Q1 , TMS320F2800157 , TMS320F2800157-Q1
PRODMIX
Refer to the PDF data sheet for device specific package drawings
SIGNAL NAME | PIN TYPE | DESCRIPTION | 80 PN | 64 PM | 48 PHP | 32 RHB |
---|---|---|---|---|---|---|
VDD | 1.2-V Digital Logic Power Pins. See the Power Management Module (PMM) section for usage details. | 8, 53, 71 | 4, 44, 59 | 36, 45 | 24 | |
VDDA | 3.3-V Analog Power Pins. Place a minimum 2.2-µF decoupling capacitor on each pin. On the 32 QFN package, VREFHI is internally tied to VDDA. See the Power Management Module (PMM) section for usage details. | 26 | 22 | 18 | 11 | |
VDDIO | 3.3-V Digital I/O Power Pins. See the Power Management Module (PMM) section for usage details. | 7, 52, 72 | 43, 60 | 35, 46 | 23 | |
VREGENZ | I | Internal voltage regulator enable with internal pulldown. Tie low to VSS to enable internal VREG. Tie high to VDDIO to use an external supply. | 56 | 46 | 37 | 25 |
VSS | Digital Ground. For QFN packages, the ground pad on the bottom of the package must be soldered to the ground plane of the PCB. | 9, 30, 55, 70 | 5, 26, 45, 58 | PAD | PAD | |
VSSA | Analog Ground | 25 | 21 | 17 | 10 |