SPRSP68B January 2023 – November 2023 TMS320F2800152-Q1 , TMS320F2800153-Q1 , TMS320F2800154-Q1 , TMS320F2800155 , TMS320F2800155-Q1 , TMS320F2800156-Q1 , TMS320F2800157 , TMS320F2800157-Q1
PRODMIX
Refer to the PDF data sheet for device specific package drawings
As noted in the Recommended Operating Conditions table, the voltage (VIN) of all pins on the device should be kept above VSS – 0.3 V. Negative voltages below this value will inject current into the device, which could cause abnormal operation. Specific care should be taken for pins near the PMM. A negative voltage on these pins can cause the POR or BOR blocks to unexpectedly assert XRSn or disable the internal VREG (see the PMM Block Diagram). Pins near the PMM on this device are shown in the Pins Near PMM table below.
PIN NAME | PIN NUMBER | |||
---|---|---|---|---|
80 PN | 64 PM | 48 PHP | 32 RHB | |
GPIO42 | 57 | – | – | – |
GPIO8 | 58 | 47 | – | – |
GPIO4 | 59 | 48 | 38 | – |
GPIO3 | 60 | 49 | 39 | 26 |
GPIO2 | 61 | 50 | 40 | – |
GPIO1 | 62 | 51 | 41 | 27 |
GPIO0 | 63 | 52 | 42 | 28 |
Methods to avoid negative noise on pins include (in order of importance):