2 Revision History
This data manual revision history highlights the technical changes made to the SPNS162B device-specific data manual to make it an SPNS162C revision.
Scope: Applicable updates to the Hercules™ TMS570 MCU device family, specifically relating to the TMS570LS3137 devices, which are now in the production data (PD) stage of development have been incorporated.
Changes from August 1, 2013 to April 30, 2015 (from B Revision (July 2013) to C Revision)
-
Section 1 (Device Overview): Updated/Changed section title Go
-
Updated/Changed the N2HET featureGo
-
(Device Information): Added tableGo
-
Added Section 3, Device ComparisonGo
-
Section 4 (Terminal Configuration and Functions): Updated/Changed section titleGo
-
Table 4-2 (PGE Enhanced High-End Timer Modules (N2HET1, N2HET2)): Updated/Changed N2HET1 time input capture or output compare pin descriptionGo
-
Table 4-2: Added N2HET1_PIN_nDIS signal DESCRIPTIONGo
-
Table 4-2: Updated/Changed N2HET2 time input capture or output compare pin descriptionGo
-
Table 4-2: Added N2HET2_PIN_nDIS signal DESCRIPTIONGo
-
Table 4-3 Updated description about using GIOB[2] on pin 55 Go
-
Table 4-16 (PGE Test and Debug Modules Interface): Updated/Changed TEST pin descriptionGo
-
Table 4-22 (ZWT Enhanced High-End Timer (N2HET) Modules): Updated/Changed N2HET1 time input capture or output compare pin descriptionGo
-
Table 4-22 Added alternate terminals for N2HET1 pins 17, 19, 21, 23, 25, 27, 29 and 31Go
-
Table 4-22: Added N2HET1_PIN_nDIS signal DESCRIPTIONGo
-
Table 4-22: Updated/Changed N2HET2 time input capture or output compare pin descriptionGo
-
Table 4-22: Added N2HET2_PIN_nDIS signal DESCRIPTIONGo
-
Table 4-23 Updated description about using GIOB[2] on ball V10Go
-
Table 4-32: Added "receive" to the RMII_CRS_DV pin DescriptionGo
-
Table 4-32: Added "receive" to the MII_CRS pin DescriptionGo
-
Table 4-34 (External Memory Interface (EMIF)): Global: Deleted EMIF_RNW pin function.Go
-
Table 4-40 (ZWT Test and Debug Modules Interface): Updated/Changed TEST pin descriptionGo
-
Table 4-42 (No Connects): Deleted NC pins A8, B8, and B9; supported on FlexRay Interface ControllerGo
-
Section 5 (Specifications): Updated/Changed section titleGo
-
Section 5.1 (Absolute Maximum Ratings): Reformatted tableGo
-
Section 5.1 (Absolute Maximum Ratings): Updated/Changed VCCAD supply voltage range MAX value from "5.5" to "6.25" VGo
-
Section 5.1: Updated/Changed ADC input pins input voltage range MAX value from "5.5" to "6.25" VGo
-
Section 5.2 (ESD Ratings): Added table (new)Go
-
Section 5.3 (Power-On Hours (POH)): Added table (new)Go
-
Section 5.8 (Input/Output Electrical Characteristics): Updated/Changed Input Clamp Current from IIC to IIKGo
-
Section 5.9 (Thermal Resistance Characteristics): Moved section and updated/changed subsection title.Go
-
Table 5-2 (Thermal Resistance Characteristics (PGE Package)): Added test conditions and added ΨJT row for PGE packageGo
-
Table 5-3 (Thermal Resistance Characteristics (ZWT Package)): Added test conditions and added ΨJT row for ZWT packageGo
-
Clarified impact of SPI2PC9 register on drive strength of SPI2SOMI pin Go
-
Updated/Changed the MIN value of tv(RST) to 2256tc(OSC) ns Go
-
Section 6.6.1 (Clock Sources): Added Table 6-8, Available Clock Source cross-referencesGo
-
Section 6.6.1.1 (Main Oscillator): Added Figure 6-4, Recommended Crystal/Clock Connection cross-referenceGo
-
Table 6-10 Added limits for HF LPO after software trim Go
-
Table 6-13 (Clock Domain Descriptions): Added missing "1" to the VCLKACON clock source selection register name for VCLKA3 rowGo
-
Table 6-20 Corrected size of bank 7 OTP and bank 7 OTP ECCGo
-
Figure 6-10 (TCRAM Block Diagram): Updated/Changed figure, deleted A TCMGo
-
Table 6-25 Added table footnotes identifying the address ranges of the ESRAM PBIST groupsGo
-
Table 6-25 Added RAM power domain information in the table notesGo
-
Table 6-26(Memory Initialization): Updated/Changed N2HET2 RAM ending address from "0xFF57FFFF" to "0xFF45FFFF"Go
-
Table 6-38 Corrected base JTAG ID Base Value From 0xnD8A002F to 0xnB8A002FGo
-
Table 6-38 (JTAG ID Code): Added JTAG Identification Code for Silicon Revision "Rev D" Go
-
Table 7-7 (MibADC Recommended Operating Conditions): Updated/Changed Analog input clamp current from IAIC to IAIKGo
-
FlexRay Interface, Section 7.5.1 (Features): Updated/Changed "8KB of message ..." bullet for clarificationGo
-
Controller Area Network (DCAN) Section 7.6.1 (Features): Updated/Changed TRM references to the correct document titles Go
-
Table 7-24 (SPI Master Mode External Timing Parameters (CLOCK PHASE = 0, SPICLK = output, SPISIMO = output, and SPISOMI = input)): Updated/Changed table footnote to "... CLOCK PHASE bit (SPIFMTx.16) is cleared"Go
-
Section 7.11.1 (Ethernet MII Electrical and Timing Specifications): Updated/Changed the MII parameter names and parametric descriptions for this sectionGo
-
Section 7.11.2 (Ethernet RMII Electrical and Timing Specifications): Updated/Changed section title for clarificationGo
-
Section 7.11.2 Updated/Changed the RMII parameter names and parametric descriptions for this sectionGo
-
Section 7.11.3 (Management Data Input/Output (MDIO) Electrical and Timing Specifications): Updated/Changed section title for clarificationGo
-
Table 7-32 (Timing Requirements for MDIO Input): Updated/Changed table title and formatting for clarificationGo
-
Section 8 (Device and Documentation Support): Updated/Changed section to meet new requirements, including addition of several subsectionsGo
-
Section 8.7 (Device Identification Code Register): Added Device ID code value for silicon Rev DGo
-
Section 8.8 (Die Identification Registers): Updated/Changed the address of the two die identification registers (DIEIDL and DIEIDH) to point to the original registers at location 0xFFFFFF7C and 0xFFFFFF80 for this section.Go
-
Table 8-2 (Die-ID Registers): Updated/Changed the BIT LOCATION column for all ITEM rowsGo
-
Section 9 (Mechanical Packaging and Orderable Information): Updated/Changed section titleGo
-
Section 9.1 (Packaging Information): Updated/Changed the paragraphGo