SLUSF08A March 2024 – September 2024 TPS1213-Q1
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
Connect an approximately 100-kΩ resistor across CTMR as shown in Figure 7-10. With this resistor, during the charging cycle, the voltage across CTMR gets clamped to a level below V(TMR_SC) resulting in a latch-off behavior and FLT asserts low at same time.
Use Equation 11 to calculate CTMR capacitor to be connected between TMR and GND for RTMR = 100-kΩ.
Where,
ITMR is internal pull-up current of 80-μA.
tSC is desired short-circuit response time.
Pull down INP or LPM low or EN/UVLO (below V(ENF)) or power cycle VS below V(VS_PORF) to reset the latch. At low edge, the timer counter is reset and CTMR is discharged. G1PU pulls up to BST when INP is pulled high.