SLUS659G FEBRUARY 2006 – November 2014 TPS40200
PRODUCTION DATA.
Refer to the PDF data sheet for device specific package drawings
PIN | I/O | DESCRIPTION | |
---|---|---|---|
NAME | NO. | ||
COMP | 3 | O | Error amplifier output. Connect control loop compensation network from COMP to FB. |
FB | 4 | I | Error amplifier inverting input. Connect feedback resistor network center tap to this pin. |
GND | 5 | Device ground. | |
GDRV | 6 | O | Driver output for external P-channel MOSFET |
ISNS | 7 | I | Current-sense comparator input. Connect a current sense resistor between ISNS and VDD in order to set desired overcurrent threshold. |
RC | 1 | I | Switching frequency setting RC network. Connect a capacitor from the RC pin to the GND pin and connect a resistor from the VDD pin to the RC pin. The device may be synchronized to an external clock by connecting an open drain output to this pin and pulling it to GND. For mor info on pulse width for synchronization, please refer to the Synchronizing the Oscillator section. |
SS | 2 | I | Soft-start programming pin. Connect capacitor from SS to GND to program soft start time. Pulling this pin below 150 mV causes the output switching to stop, placing the device in a shutdown state. The pin also functions as a restart timer for overcurrent events. |
VDD | 8 | I | System input voltage. Connect local bypass capacitor from VDD to GND. |