SLVSCC4B April   2014  – January 2017 TPS54361-Q1

PRODUCTION DATA.  

  1. Features
  2. Applications
  3. Description
  4. Revision History
  5. Pin Configuration and Functions
  6. Specifications
    1. 6.1 Absolute Maximum Ratings
    2. 6.2 ESD Ratings
    3. 6.3 Recommended Operating Conditions
    4. 6.4 Thermal Information
    5. 6.5 Electrical Characteristics
    6. 6.6 Timing Requirements
    7. 6.7 Switching Characteristics
    8. 6.8 Typical Characteristics
  7. Detailed Description
    1. 7.1 Overview
    2. 7.2 Functional Block Diagram
    3. 7.3 Feature Description
      1. 7.3.1  Fixed-Frequency PWM Control
      2. 7.3.2  Slope Compensation Output Current
      3. 7.3.3  Pulse-Skip Eco-mode
      4. 7.3.4  Low Dropout Operation and Bootstrap Voltage (BOOT)
      5. 7.3.5  Error Amplifier
      6. 7.3.6  Adjusting the Output Voltage
      7. 7.3.7  Enable and Adjust Undervoltage Lockout
      8. 7.3.8  Soft-Start/Tracking Pin (SS/TR)
      9. 7.3.9  Sequencing
      10. 7.3.10 Constant Switching Frequency and Timing Resistor (RT/CLK) Pin)
      11. 7.3.11 Accurate Current-Limit Operation and Maximum Switching Frequency
      12. 7.3.12 Synchronization to RT/CLK Pin
      13. 7.3.13 Power Good (PWRGD Pin)
      14. 7.3.14 Overvoltage Protection
      15. 7.3.15 Thermal Shutdown
      16. 7.3.16 Small Signal Model for Loop Response
      17. 7.3.17 Simple Small Signal Model for Peak Current Mode Control
      18. 7.3.18 Small Signal Model for Frequency Compensation
    4. 7.4 Device Functional Modes
      1. 7.4.1 Operation with V(VIN) = < 4.5 V (Minimum V(VIN))
      2. 7.4.2 Operation with EN Control
      3. 7.4.3 Alternate Power Supply Topologies
        1. 7.4.3.1 Inverting Power Supply
        2. 7.4.3.2 Split Rail Power Supply
  8. Application and Implementation
    1. 8.1 Application Information
    2. 8.2 Typical Application
      1. 8.2.1 Design Requirements
      2. 8.2.2 Detailed Design Procedure
        1. 8.2.2.1  Custom Design with WEBENCH® Tools
        2. 8.2.2.2  Selecting the Switching Frequency
        3. 8.2.2.3  Output Inductor Selection (LO)
        4. 8.2.2.4  Output Capacitor
        5. 8.2.2.5  Catch Diode
        6. 8.2.2.6  Input Capacitor
        7. 8.2.2.7  Slow-Start Capacitor
        8. 8.2.2.8  Bootstrap Capacitor Selection
        9. 8.2.2.9  Undervoltage Lockout Set Point
        10. 8.2.2.10 Output Voltage and Feedback Resistors Selection
        11. 8.2.2.11 Compensation
        12. 8.2.2.12 Discontinuous Conduction Mode and Eco-mode Boundary
      3. 8.2.3 Application Curves
  9. Power Supply Recommendations
  10. 10Layout
    1. 10.1 Layout Guidelines
      1. 10.1.1 Power Dissipation Estimate
    2. 10.2 Layout Example
  11. 11Device and Documentation Support
    1. 11.1 Device Support
      1. 11.1.1 Development Support
    2. 11.2 Documentation Support
      1. 11.2.1 Related Documentation
      2. 11.2.2 Custom Design with WEBENCH® Tools
    3. 11.3 Receiving Notification of Documentation Updates
    4. 11.4 Community Resources
    5. 11.5 Trademarks
    6. 11.6 Electrostatic Discharge Caution
    7. 11.7 Glossary
  12. 12Mechanical, Packaging, and Orderable Information

Package Options

Mechanical Data (Package|Pins)
Thermal pad, mechanical data (Package|Pins)
Orderable Information

Detailed Description

Overview

The TPS54361-Q1 device is a 60-V, 3.5-A, step-down (buck) regulator with an integrated high-side n-channel MOSFET. The device implements constant-frequency current-mode control which reduces output capacitance and simplifies external frequency compensation. The wide switching frequency range of 100 kHz to 2500 kHz allows either efficiency or size optimization when selecting the output filter components. The switching frequency is adjusted using a resistor to ground connected to the RT/CLK pin. The device has an internal phase-locked loop (PLL) connected to the RT/CLK pin that synchronizes the power switch turn-on to a falling edge of an external clock signal.

The TPS54361-Q1 device has a default input start-up voltage of 4.3 V typical. The EN pin adjusts the input voltage undervoltage lockout (UVLO) threshold with two external resistors. An internal pullup current source enables operation when the EN pin is floating. The operating current is 152 μA under no load condition when not switching. When the device is disabled, the supply current is 2 μA.

The integrated 87-mΩ high-side MOSFET supports high-efficiency power-supply designs capable of delivering 3.5 A of continuous current to a load. The gate-drive bias voltage for the integrated high-side MOSFET is supplied by a bootstrap capacitor connected from the BOOT to SW pins. The TPS54361-Q1 device reduces the external component count by integrating the bootstrap recharge diode. The BOOT pin capacitor voltage is monitored by a UVLO circuit which turns off the high-side MOSFET when the BOOT to SW voltage falls below a preset threshold. An automatic BOOT capacitor recharge circuit allows the TPS54361-Q1 device to operate at high duty cycles approaching 100%. Therefore, the maximum output voltage is near the minimum input supply voltage of the application. The minimum output voltage is the internal 0.8 V feedback reference.

Output overvoltage transients are minimized by an Overvoltage Protection (OVP) comparator. When the OVP comparator is activated, the high-side MOSFET is turned off and remains off until the output voltage is less than 106% of the desired output voltage.

The SS/TR (soft-start/tracking) pin is used to minimize inrush currents or provide power supply sequencing during power up. A small value capacitor must be connected to the pin to adjust the soft-start time. A resistor divider can be connected to the pin for critical power supply sequencing requirements. The SS/TR pin is discharged before the output powers up. This discharging ensures a repeatable restart after an over-temperature fault, UVLO fault or a disabled condition. When the overload condition is removed, the soft-start circuit controls the recovery from the fault output level to the nominal regulation voltage. A frequency foldback circuit reduces the switching frequency during start up and overcurrent fault conditions to help maintain control of the inductor current.

Functional Block Diagram

TPS54361-Q1 fbd_slvscc4.gif

Feature Description

Fixed-Frequency PWM Control

The TPS54361-Q1 device uses fixed-frequency peak current-mode control with adjustable switching frequency. The output voltage is compared through external resistors connected to the FB pin to an internal voltage reference by an error amplifier. An internal oscillator initiates the turn on of the high-side power switch. The error amplifier output at the COMP pin controls the high-side power-switch current. When the high-side MOSFET switch current reaches the threshold level set by the COMP voltage, the power switch is turned off. The COMP pin voltage increases and decreases as the output current increases and decreases. The device implements current-limiting by clamping the COMP pin voltage to a maximum level. The pulse skipping Eco-mode is implemented with a minimum voltage clamp on the COMP pin.

Slope Compensation Output Current

The TPS54361-Q1 device adds a compensating ramp to the MOSFET switch-current sense signal. This slope compensation prevents sub-harmonic oscillations at duty cycles greater than 50%. The peak current-limit of the high-side switch is not affected by the slope compensation and remains constant over the full duty-cycle range.

Pulse-Skip Eco-mode

The TPS54361-Q1 device operates in a pulse-skipping Eco-mode at light load currents to improve efficiency by reducing switching and gate drive losses. The device enters Eco-mode if the output voltage is within regulation and the peak switch current at the end of any switching cycle is below the pulse-skipping current threshold. The pulse-skipping current threshold is the peak switch-current level corresponding to a nominal COMP voltage of 600 mV.

When in Eco-mode, the COMP pin voltage is clamped at 600 mV and the high-side MOSFET is inhibited. Because the device is not switching, the output voltage begins to decay. The voltage control-loop responds to the falling output voltage by increasing the COMP pin voltage. The high-side MOSFET is enabled and switching resumes when the error amplifier lifts COMP above the pulse skipping threshold. The output voltage recovers to the regulated value, and COMP eventually falls below the Eco-mode pulse-skipping threshold at which time the device again enters Eco-mode. The internal PLL remains operational when in Eco-mode. When operating at light load currents in Eco-mode, the switching transitions occur synchronously with the external clock signal.

During Eco-mode operation, the TPS54361-Q1 device senses and controls the peak switch current and not the average load current. Therefore the load current at which the device enters Eco-mode is dependent on the output inductor value. The circuit in Figure 48 enters Eco-mode at about a 25-mA output current. As the load current approaches zero, the device enters a pulse-skip mode. During the time period when there is no switching the input current is reduced to the 152-µA quiescent current.

Low Dropout Operation and Bootstrap Voltage (BOOT)

The TPS54361-Q1 device provides an integrated bootstrap voltage-regulator. A small capacitor between the BOOT and SW pins provides the gate-drive voltage for the high-side MOSFET. The BOOT capacitor is refreshed when the high-side MOSFET is off and the external low-side diode conducts. The recommended value of the BOOT capacitor is 0.1 μF. A ceramic capacitor with an X7R or X5R-grade dielectric with a voltage rating of 10 V or higher is recommended for stable performance over temperature and voltage.

When operating with a low voltage difference from input to output, the high-side MOSFET of the TPS54361-Q1 device operates at a 100% duty cycle as long as the BOOT to SW pin voltage is greater than 2.1 V. When the voltage from BOOT to SW drops below 2.1 V, the high-side MOSFET turns off and an integrated low-side MOSFET pulls SW low to recharge the BOOT capacitor. To reduce the losses of the small low-side MOSFET at high output voltages, the small low-side MOSFET disables at 24-V output and re-enables when the output reaches 21.5 V.

Because the gate-drive current sourced from the BOOT capacitor is small, the high-side MOSFET can remain on for many switching cycles before the MOSFET is turned off to refresh the capacitor. Thus the effective duty cycle of the switching regulator can be high, approaching 100%. The effective duty cycle of the converter during dropout is mainly influenced by the voltage drops across the power MOSFET, the inductor resistance, the low-side diode voltage and the printed circuit board (PCB) resistance.

The start and stop voltage for a typical 5-V output application is shown in Figure 25 where the input voltage is plotted versus load current. The start voltage is defined as the input voltage required to regulate the output within 1% of nominal. The stop voltage is defined as the input voltage at which the output drops by 5% or where switching stops.

During high duty-cycle (low-dropout) conditions, inductor current ripple increases when the BOOT capacitor is being recharged which results in an increase in output voltage ripple. Increased ripple occurs when the off time required to recharge the BOOT capacitor is longer than the high-side off time associated with cycle-by-cycle PWM control.

At heavy loads, the minimum input voltage must be increased to ensure a monotonic startup. Equation 1 calculates the minimum input voltage for this condition.

Equation 1. VOmax = Dmax × (V(VIN)min – IOmax × rDS(on) + Vd) – Vd + IOmax × RDC

where

  • Dmax ≥ 0.9
  • rDS(on) = 1 / (–0.3 × V(BOOT_SW)2 + 3.577 x V(BOOT_SW) – 4.246)
  • I(BOOT_SW) = 100 µA
  • V(BOOT_SW) = V(BOOT) + Vd
  • V(BOOT) = (1.41 × V(VIN) – 0.554 – Vd × ƒS × 10-6 – 1.847 × 103 × I(BOOT_SW)) / (1.41 + ƒS × 10-6)
  • Vd = Forward Drop of the Catch Diode

Error Amplifier

The TPS54361-Q1 voltage-regulation loop is controlled by a transconductance error amplifier. The error amplifier compares the FB pin voltage to the lower of the internal soft-start voltage or the internal 0.8-V voltage reference. The transconductance (gm) of the error amplifier is 350 μA/V during normal operation. During soft-start operation, the transconductance is reduced to 78 μA/V and the error amplifier is referenced to the internal soft-start voltage.

The frequency compensation components (capacitor, series resistor, and capacitor) are connected between the error amplifier output COMP pin and GND pin.

Adjusting the Output Voltage

The internal voltage reference produces a precise 0.8-V ±1% voltage reference over the operating temperature and voltage range by scaling the output of a bandgap reference circuit. The output voltage is set by a resistor divider from the output node to the FB pin. Divider resistors with a 1%-tolerance or better are recommended. Select the low-side resistor RLS for the desired divider current and use Equation 2 to calculate RHS. To improve efficiency at light loads consider using larger value resistors. However, if the values are too high, the regulator is more susceptible to noise and voltage errors from the FB input current may become noticeable.

Equation 2. TPS54361-Q1 eq1_rhs_slvscc4.gif

Enable and Adjust Undervoltage Lockout

The TPS54361-Q1 device enables when the VIN pin voltage rises above 4.3 V and the EN pin voltage exceeds the enable threshold of 1.2 V. The TPS54361-Q1 device disables when the VIN pin voltage falls below 4 V or when the EN pin voltage is below 1.2 V. The EN pin has an internal pullup current source, I1, of 1.2 μA that enables operation of the TPS54361-Q1 device when the EN pin floats.

If an application requires a higher undervoltage-lockout (UVLO) threshold, use the circuit shown in Figure 26 to adjust the input voltage UVLO with two external resistors. When the EN pin voltage exceeds 1.2 V, an additional 3.4 μA of hysteresis current, Ihys, is sourced out of the EN pin. When the EN pin is pulled below 1.2 V, the 3.- μA Ihys current is removed. This additional current facilitates the adjustable input-voltage UVLO hysteresis. Use Equation 3 to calculate RUVLO1 for the desired UVLO hysteresis voltage. Use Equation 4 to calculate RUVLO2 for the desired VIN start voltage.

In applications designed to start at relatively low input voltages (that is, from 4.5 V to 9 V) and withstand high input voltages (that is, from 40 V to 60 V), the EN pin experiences a voltage greater than the absolute maximum voltage of 8.4 V during the high input voltage condition. To avoid exceeding this voltage when using the EN resistors, the EN pin is clamped internally with a 5.8-V Zener diode that sinks up to 150 μA.

Equation 3. TPS54361-Q1 q_uvlo1_slvscc4.gif
Equation 4. TPS54361-Q1 q_uvlo2_slvscc4.gif
TPS54361-Q1 adj_uvlockout_slvscc4.gif Figure 26. Adjustable Undervoltage Lockout (UVLO)
TPS54361-Q1 adj_uv_lock2_slvscc4.gif Figure 27. Internal EN Pin Clamp

Soft-Start/Tracking Pin (SS/TR)

The TPS54361-Q1 device effectively uses the lower voltage of the internal voltage reference or the SS/TR pin voltage as the reference voltage of the power-supply and regulates the output accordingly. A capacitor on the SS/TR pin to ground implements a soft-start time. The TPS54361-Q1 has an internal pullup current source of 1.7 μA that charges the external soft-start capacitor. The calculations for the soft-start time (10% to 90%) are shown in Equation 5. The voltage reference (Vref) is 0.8 V and the soft-start current (ISS) is 1.7 μA. The soft-start capacitor must remain lower than 0.47 μF and greater than 0.47 nF.

Equation 5. TPS54361-Q1 eq6_slvscc4.gif

At power up, the TPS54361-Q1 device does not start switching until the soft-start pin is discharged to less than 54 mV to ensure a proper power up, see Figure 28.

Also, during normal operation, the TPS54361-Q1 device stops switching and the SS/TR must discharge to 54 mV when one of the following occurs: the VIN UVLO is exceeded, the EN pin pulled below 1.2 V, or a thermal shutdown event occurs.

The FB voltage follows the SS/TR pin voltage with a 42 mV offset up to 85% of the internal voltage reference. When the SS/TR voltage is greater than 85% on the internal reference voltage the offset increases as the effective system reference transitions from the SS/TR voltage to the internal voltage reference (see Figure 23). The SS/TR voltage ramps linearly until clamped at 2.7 V typically as shown in Figure 28.

TPS54361-Q1 fig030_slvscc4.gif Figure 28. Operation of SS/TR Pin When Starting

Sequencing

Many of the common power supply sequencing methods can be implemented using the SS/TR, EN and PWRGD pins. The sequential method can be implemented using an open drain output of a power on reset pin of another device. The sequential method is illustrated in Figure 29 using two TPS54361-Q1 devices. The power good is connected to the EN pin on the TPS54361-Q1 which enables the second power supply once the primary supply reaches regulation. If needed, a 1-nF ceramic capacitor on the EN pin of the second power supply provides a 1-ms start-up delay. Figure 30 shows the results of Figure 29.

TPS54361-Q1 startup_seq_slvscc4.gif Figure 29. Schematic for Sequential Start-Up Sequence
TPS54361-Q1 fig032_slvscc4.gif Figure 30. Sequential Startup using EN and PWRGD
TPS54361-Q1 v07159_slvscc4.gif Figure 31. Schematic for Ratiometric Start-Up Sequence
TPS54361-Q1 fig034_slvscc4.gif Figure 32. Ratio-Metric Startup Using Coupled SS/TR pins

Figure 31 shows a method for ratio-metric start up sequence by connecting the SS/TR pins together. The regulator outputs ramps up and reaches regulation at the same time. When calculating the soft-start time the pullup current source must be doubled in Equation 5. Figure 32 shows the results of Figure 31.

TPS54361-Q1 simul_startup_slvscc4.gif Figure 33. Schematic for Ratiometric and Simultaneous Start-Up Sequence

Ratio-metric and simultaneous power supply sequencing can be implemented by connecting the resistor network of R(TR)1 and R(TR)2 shown in Figure 33 to the output of the power supply that needs to be tracked or another voltage reference source. Using Equation 6 and Equation 7, the tracking resistors can be calculated to initiate the VO(2) slightly before, after or at the same time as VO(1). Equation 8 is the voltage difference between VO(1) and VO(2) at the 95% of nominal output regulation.

The ΔV variable is 0 V for simultaneous sequencing. To minimize the effect of the inherent SS/TR to FB offset (VSS(ofs)) in the soft-start circuit and the offset created by the pullup current source (ISS) and tracking resistors, the VSS(ofs) and ISS are included as variables in the equations.

To design a ratio-metric start up in which the VO(2) voltage is slightly greater than the VO(1) voltage when VO(2) reaches regulation, use a negative number in Equation 6 through Equation 8 for ΔV. Equation 8 results in a positive number for applications which the VO(2) is slightly lower than VO(1) when VO(2) regulation is achieved.

Because the SS/TR pin must be pulled below 54 mV before starting after an EN, UVLO or thermal shutdown fault, careful selection of the tracking resistors is needed to ensure the device restarts after a fault. Make sure the calculated R(TR)1 value from Equation 6 is greater than the value calculated in Equation 9 to ensure the device can recover from a fault.

As the SS/TR voltage becomes more than 85% of the nominal reference voltage the VSS(ofs) becomes larger as the soft-start circuits gradually handoff the regulation reference to the internal voltage reference. The SS/TR pin voltage must be greater than 1.5 V for a complete handoff to the internal voltage reference as shown in Figure 23.

Equation 6. TPS54361-Q1 eq7_slvscc4.gif
Equation 7. TPS54361-Q1 eq8_slvscc4.gif
Equation 8. ΔV = VO(1) – VO(2)
Equation 9. R(TR)1 > 2800 × VO(1) – 180 × ΔV
TPS54361-Q1 fig036_slvscc4.gif Figure 34. Ratiometric Startup With Tracking Resistors
TPS54361-Q1 fig037_slvscc4.gif Figure 35. Ratiometric Startup With Tracking Resistors
TPS54361-Q1 fig038_slvscc4.gif Figure 36. Simultaneous Startup With Tracking Resistor

Constant Switching Frequency and Timing Resistor (RT/CLK) Pin)

The switching frequency of the TPS54361-Q1 is adjustable over a wide range from 100 kHz to 2500 kHz by placing a resistor between the RT/CLK pin and GND pin. The RT/CLK pin voltage is typically 0.5 V and must have a resistor to ground to set the switching frequency. To determine the timing resistance for a given switching frequency, use Equation 10 or Equation 11 or the curves in Figure 5 and Figure 6. To reduce the solution size one would typically set the switching frequency as high as possible, but tradeoffs of the conversion efficiency, maximum input voltage and minimum controllable on time must be considered. The minimum controllable on time is typically 100 ns which limits the maximum operating frequency in applications with high input to output step down ratios. The maximum switching frequency is also limited by the frequency foldback circuit. A more detailed discussion of the maximum switching frequency is provided in the next section.

Equation 10. TPS54361-Q1 eq6_RT_lvsbb4.gif

Equation 11. TPS54361-Q1 eq7_fsw_lvsbb4.gif

Accurate Current-Limit Operation and Maximum Switching Frequency

The TPS54361-Q1 implements peak current mode control in which the COMP pin voltage controls the peak current of the high-side MOSFET. A signal proportional to the high-side switch current and the COMP pin voltage are compared each cycle. When the peak switch current intersects the COMP control voltage, the high-side switch is turned off. During overcurrent conditions that pull the output voltage low, the error amplifier increases switch current by driving the COMP pin high. The error amplifier output is clamped internally at a level which sets the peak switch current-limit. The TPS54361-Q1 provides an accurate current-limit threshold with a typical current-limit delay of 60 ns. With smaller inductor values, the delay results in a higher peak inductor current. The relationship between the inductor value and the peak inductor current is shown in Figure 37.

TPS54361-Q1 Currect_limit_delay_slvscc4.gif Figure 37. Current Limit Delay

To protect the converter in overload conditions at higher switching frequencies and input voltages, the TPS54361-Q1 implements a frequency foldback. The oscillator frequency is divided by 1, 2, 4, and 8 as the FB pin voltage falls from 0.8 V to 0 V. The TPS54361-Q1 device uses a digital frequency foldback to enable synchronization to an external clock during normal start-up and fault conditions. During short-circuit events, the inductor current may exceed the peak current limit because of the high input voltage and the minimum controllable on time. When the output voltage is forced low by the shorted load, the inductor current decreases slowly during the switch off time. The frequency foldback effectively increases the off time by increasing the period of the switching cycle providing more time for the inductor current to ramp down.

With a maximum frequency foldback ratio of 8, there is a maximum frequency at which the inductor current can be controlled by frequency foldback protection. Equation 12 calculates the maximum switching frequency at which the inductor current remains under control when VO is forced to VO(SC). The selected operating frequency must not exceed the calculated value.

Equation 13. calculates the maximum switching frequency limitation set by the minimum controllable on time and the input to output step down ratio. Setting the switching frequency above this value causes the regulator to skip switching pulses to achieve the low duty cycle required to regulate the output at maximum input voltage.

Equation 12. TPS54361-Q1 q_7_fswshift_slvscc4.gif

where

  • ton = controllable on time
  • IO = output current
  • RDC = inductor resistance
  • V(VIN)max = maximum input voltage
  • VO = output voltage
  • Vd = diode voltage drop
Equation 13. TPS54361-Q1 q_6_fswskip_slvscc4.gif

where

  • ƒdiv = frequency divide equals (1, 2, 4, or 8)
  • VO(SC) = output voltage during short
  • ICL = current limit
  • rDS(on) = switch on resistance

Synchronization to RT/CLK Pin

The RT/CLK pin can receive a frequency synchronization signal from an external system clock. To implement this synchronization feature connect a square wave to the RT/CLK pin through either circuit network shown in Figure 38. The square wave applied to the RT/CLK pin must switch lower than 0.5 V and higher than 2 V and have a pulse width greater than 15 ns. The synchronization frequency range is 160 kHz to 2300 kHz. The rising edge of the SW is synchronized to the falling edge of RT/CLK pin signal. The external synchronization circuit must be designed such that the default frequency set resistor is connected from the RT/CLK pin to ground when the synchronization signal is off. When using a low impedance signal source, the frequency set resistor is connected in parallel with an ac coupling capacitor to a termination resistor (for example, 50 Ω) as shown in Figure 38. The two resistors in series provide the default frequency setting resistance when the signal source is turned off. The sum of the resistance must set the switching frequency close to the external CLK frequency. AC coupling the synchronization signal through a 10 pF ceramic capacitor to RT/CLK pin is recommended.

The first time the RT/CLK is pulled above the PLL threshold the TPS54361-Q1 switches from the RT resistor free-running frequency mode to the PLL synchronized mode. The internal 0.5 V voltage source is removed and the RT/CLK pin becomes high impedance as the PLL starts to lock onto the external signal. The switching frequency can be higher or lower than the frequency set with the RT/CLK resistor. The device transitions from the resistor mode to the PLL mode and locks onto the external clock frequency within 78 ms. During the transition from the PLL mode to the resistor programmed mode, the switching frequency falls to 150 kHz and then increases or decreases to the resistor programmed frequency when the 0.5 V bias voltage is reapplied to the RT/CLK resistor.

The switching frequency is divided by 8, 4, 2, and 1 as the FB pin voltage ramps from 0 to 0.8 V. The device implements a digital frequency foldback to enable synchronizing to an external clock during normal start-up and fault conditions. Figure 39, Figure 40 and Figure 41 show the device synchronized to an external system clock in continuous conduction mode (CCM), discontinuous conduction (DCM), and pulse skip mode (Eco-Mode).

TPS54361-Q1 syn_sys_clk_slvscc4.gif Figure 38. Synchronizing to a System Clock
TPS54361-Q1 fig40_CCM_plot_slvscc4.gif Figure 39. Plot of Synchronizing in CCM
TPS54361-Q1 fig42_CCM_plot_slvscc4.gif Figure 41. Plot of Synchronizing in Eco-mode
TPS54361-Q1 fig41_CCM_plot_slvscc4.gif Figure 40. Plot of Synchronizing in DCM

Power Good (PWRGD Pin)

The PWRGD pin is an open drain output. When the FB pin is between 93% and 106% of the internal voltage reference the PWRGD pin is de-asserted and the pin floats. A pull-up resistor of 1 kΩ to a voltage source that is 5.5 V or less is recommended. A higher pull-up resistance reduces the amount of current drawn from the pull up voltage source when the PWRGD pin is asserted low. A lower pull-up resistance reduces the switching noise seen on the PWRGD signal. The PWRGD is in a defined state once the VIN input voltage is greater than 2 V but with reduced current sinking capability. The PWRGD achieves full current-sinking capability as VIN input voltage approaches 3 V.

The PWRGD pin is pulled low when the FB is lower than 90% or greater than 108% of the nominal internal reference voltage. Also, the PWRGD is pulled low, if the UVLO or thermal shutdown are asserted or the EN pin pulled low.

Overvoltage Protection

The TPS54361-Q1 device incorporates an output overvoltage protection (OVP) circuit to minimize voltage overshoot when recovering from output fault conditions or strong unload transients in designs with low output capacitance. For example, when the power supply output is overloaded the error amplifier compares the actual output voltage to the internal reference voltage. If the FB pin voltage is lower than the internal reference voltage for a considerable time, the output of the error amplifier increases to a maximum voltage corresponding to the peak current limit threshold. When the overload condition is removed, the regulator output rises and the error amplifier output transitions to the normal operating level. In some applications, the power supply output voltage can increase faster than the response of the error amplifier output resulting in an output overshoot.

The OVP feature minimizes output overshoot when using a low value output capacitor by comparing the FB pin voltage to the rising OVP threshold which is nominally 108% of the internal voltage reference. If the FB pin voltage is greater than the rising OVP threshold, the high-side MOSFET is immediately disabled to minimize output overshoot. When the FB voltage drops below the falling OVP threshold which is nominally 106% of the internal voltage reference, the high-side MOSFET resumes normal operation.

Thermal Shutdown

The TPS54361-Q1 device provides an internal thermal shutdown to protect the device when the junction temperature exceeds 176°C. The high-side MOSFET stops switching when the junction temperature exceeds the thermal trip threshold. Once the die temperature falls below 164°C, the device reinitiates the power up sequence controlled by discharging the SS/TR pin.

Small Signal Model for Loop Response

Figure 42 shows a simplified equivalent model for the TPS54361-Q1 control loop which can be simulated to check the frequency response and dynamic load response. The error amplifier is a transconductance amplifier with a gmea of 350 μA/V. The error amplifier can be modeled using an ideal voltage controlled current source. The resistor, R(OEA), and capacitor, C(OEA), model the open loop gain and frequency response of the amplifier. The 1-mV AC voltage source between the nodes a and b effectively breaks the control loop for the frequency response measurements. Plotting c-a provides the small signal response of the frequency compensation. Plotting a-b provides the small signal response of the overall loop. The dynamic loop response can be evaluated by replacing the load resistor, R(L), with a current source with the appropriate load step amplitude and step rate in a time domain analysis. This equivalent model is only valid for continuous conduction mode (CCM) operation.

TPS54361-Q1 ss_loop_res_slvscc4.gif Figure 42. Small Signal Model for Loop Response

Simple Small Signal Model for Peak Current Mode Control

Figure 43 describes a simple small signal model that can be used to design the frequency compensation. The TPS54361-Q1 device power stage can be approximated by a voltage-controlled current source (duty cycle modulator) supplying current to the output capacitor and load resistor. The control to output transfer function is shown in Equation 14 and consists of a DC gain, one dominant pole, and one ESR zero. The quotient of the change in switch current and the change in COMP pin voltage (node c in Figure 42) is the power stage transconductance, gmps. The gmps for the TPS54361-Q1 device is 12 A/V. The low-frequency gain of the power stage is the product of the transconductance and the load resistance as shown in Equation 15.

As the load current increases and decreases, the low-frequency gain decreases and increases, respectively. This variation with the load may seem problematic at first glance, but fortunately the dominant pole moves with the load current (see Equation 16). The combined effect is highlighted by the dashed line in the right half of Figure 43. As the load current decreases, the gain increases and the pole frequency lowers, keeping the 0-dB crossover frequency the same with varying load conditions. The type of output capacitor chosen determines whether the ESR zero has a profound effect on the frequency compensation design. Using high ESR aluminum electrolytic capacitors may reduce the number frequency compensation components needed to stabilize the overall loop because the phase margin is increased by the ESR zero of the output capacitor (see Equation 17).

TPS54361-Q1 peak_cur_slvscc4.gif Figure 43. Simple Small Signal Model and Frequency Response for Peak Current Mode Control
Equation 14. TPS54361-Q1 q_voovervc_slvscc4.gif
Equation 15. ADC = gmps × R(L)
Equation 16. TPS54361-Q1 q_fp_slvscc4.gif
Equation 17. TPS54361-Q1 q_fz_slvscc4.gif

Small Signal Model for Frequency Compensation

The TPS54361-Q1 device uses a transconductance amplifier for the error amplifier and supports three of the commonly-used frequency compensation circuits. Compensation circuits Type 2A, Type 2B, and Type 1 are shown in Figure 44. Type 2 circuits are typically implemented in high bandwidth power-supply designs using low ESR output capacitors. The Type 1 circuit is used with power-supply designs with high-ESR aluminum electrolytic or tantalum capacitors. Equation 18 and Equation 19 relate the frequency response of the amplifier to the small signal model in Figure 44. The open-loop gain and bandwidth are modeled using the R(OEA) and C(OEA) shown in Figure 44. See the application section for a design example using a Type 2A network with a low ESR output capacitor.

Equation 18 through Equation 27 are provided as a reference. An alternative is to use WEBENCH software tools to create a design based on the power supply requirements.

TPS54361-Q1 f_comp_slvscc4.gif Figure 44. Types of Frequency Compensation
TPS54361-Q1 typ_2a_2b_slvscc4.gif Figure 45. Frequency Response of the Type 2A and Type 2B Frequency Compensation
Equation 18. TPS54361-Q1 q18_slvscc4.gif
Equation 19. TPS54361-Q1 eq19_slvscc4.gif
Equation 20. TPS54361-Q1 q_ea_slvsc39.gif
Equation 21. TPS54361-Q1 eq21_slvscc4.gif
Equation 22. TPS54361-Q1 eq22_slvscc4.gif
Equation 23. TPS54361-Q1 q_p1_slvscc4.gif
Equation 24. TPS54361-Q1 q_z1_slvscc4.gif
Equation 25. TPS54361-Q1 eq25_slvscc4.gif
Equation 26. TPS54361-Q1 eq26_slvscc4.gif
Equation 27. TPS54361-Q1 eq27_slvscc4.gif

Device Functional Modes

Operation with V(VIN) = < 4.5 V (Minimum V(VIN))

The device is recommended to operate with input voltages above 4.5 V. The typical VIN UVLO threshold is 4.3 V and the device may operate at input voltages down to the UVLO voltage. At input voltages below the actual UVLO voltage, the device will not switch. If EN is externally pulled up to V(VIN) using an external resistor divider or left floating, when V(VIN) passes the UVLO threshold the device will become active. Switching is enabled, and the soft start sequence is initiated. The TPS54361-Q1 device starts at the soft start time determined by the external capacitance at the SS/TR pin.

Operation with EN Control

The enable threshold voltage is 1.2 V typical. With EN held below that voltage the device is disabled and switching is inhibited even if VIN is above its UVLO threshold. The IC quiescent current is reduced in this state. If the EN voltage is increased above the threshold while VIN is above its UVLO threshold, the device becomes active. Switching is enabled, and the soft start sequence is initiated. The TPS54361-Q1 device starts at the soft-start time determined by the external capacitance at the SS/TR pin.

Alternate Power Supply Topologies

Inverting Power Supply

The TPS54361-Q1 can be used to convert a positive input voltage to a negative output voltage. Idea applications are amplifiers requiring a negative power supply. For a more detailed example see SLVA317.

TPS54361-Q1 estimate_circuit_inverting_slvscc4.gif Figure 46. TPS54361-Q1 Inverting Power Supply based on the Application Note, SLVA317

Split Rail Power Supply

The TPS54361-Q1 device can be used to convert a positive input voltage to a split rail positive and negative output voltage by using a coupled inductor. Idea applications are amplifiers requiring a split rail positive and negative voltage power supply. For a more detailed example see SLVA369.

TPS54361-Q1 estimated_circuit_split_rail_slvscc4.gif Figure 47. TPS54361-Q1 Split Rail Power Supply based on the Application Note, SLVA369