SLVSFU1D April 2023 – December 2024 TPS62874-Q1 , TPS62875-Q1 , TPS62876-Q1 , TPS62877-Q1
PRODUCTION DATA
Table 10-6 lists the operating parameters for this application example.
SYMBOL | PARAMETER | VALUE |
---|---|---|
VIN | Input voltage | 3.3V |
VOUT | Output voltage | 0.8V |
TOLVOUT | Output voltage tolerance allowed by the application | ±4% |
TOLDC | Output voltage tolerance of the TPS62876-Q1 (DC accuracy) | ±0.8% |
ΔIOUT | Output current load step | ±24A |
tr | Load step rise time | 1μs |
tf | Load step fall time | 1μs |
fSW | Switching frequency | 2.25MHz |
L | Inductance | 56nH |
gm | Error amplifier transconductance | 1.5mS |
τ | Emulated current time constant | 12.5μs |
kBW | Ratio of switching frequency to converter bandwidth (must be ≥4) | 4 |
NΦ | Number of phases (number of stacked devices) | 2 |
kCOUT | Ratio of minimum to maximum output capacitance (typically 2) | 2 |
RPG | Pullup resistor on power-good output | 10kΩ |
REN | Pullup resistor on enable | 22kΩ |
RSCL, RSDA | Pullup resistors on SDA and SCL | 680Ω |
With a total allowable output voltage tolerance of ±4% and a maximum DC error of ±0.8%, the allowable output voltage tolerance during a load step is given by: