SLVS927F March 2009 – July 2018 TPS65023-Q1
PRODUCTION DATA.
The REG_CTRL register is used to disable or enable the power supplies through the serial interface. The contents of the register are logically ANDed with the enable pins to determine the state of the supplies. A UVLO condition resets the REG_CTRL to 0xFF, so the state of the supplies defaults to the state of the enable pin. The REG_CTRL bits are automatically reset to default when the corresponding enable pin is low.
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
VDCDC1 ENABLE | VDCDC2 ENABLE | VDCDC3 ENABLE | LDO2 ENABLE | LDO1 ENABLE | |||
R-1 | R-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R-1 |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
5 | VDCDC1 ENABLE | R/W | 1 |
Set by signal: DCDC1_ENZ DCDC1 enable. This bit is logically ANDed with the state of the DCDC1_EN pin to turn on the DCDC1 converter. Reset to 1 by a UVLO condition, the bit can be written to 0 or 1 through the serial interface. The bit is reset to 1 when the DCDC1_EN pin is pulled to GND, allowing DCDC1 to turn on when DCDC1_EN returns high. |
4 | VDCDC2 ENABLE | R/W | 1 |
Set by signal: DCDC2_ENZ DCDC2 enable. This bit is logically ANDed with the state of the DCDC2_EN pin to turn on the DCDC2 converter. Reset to 1 by a UVLO condition, the bit can be written to 0 or 1 through the serial interface. The bit is reset to 1 when the DCDC2_EN pin is pulled to GND, allowing DCDC2 to turn on when DCDC2_EN returns high. |
3 | VDCDC3 ENABLE | R/W | 1 |
Set by signal: DCDC3_ENZ DCDC3 enable. This bit is logically ANDed with the state of the DCDC3_EN pin to turn on the DCDC3 converter. Reset to 1 by a UVLO condition, the bit can be written to 0 or 1 through the serial interface. The bit is reset to 1 when the DCDC3_EN pin is pulled to GND, allowing DCDC3 to turn on when DCDC3_EN returns high. |
2 | LDO2 ENABLE | R/W | 1 |
Set by signal: LDO_ENZ LDO2 enable. This bit is logically ANDed with the state of the LDO2_EN pin to turn on LDO2. Reset to 1 by a UVLO condition, the bit can be written to 0 or 1 through the serial interface. The bit is reset to 1 when the LDO_EN pin is pulled to GND, allowing LDO2 to turn on when LDO_EN returns high. |
1 | LDO1 ENABLE | R/W | 1 |
Set by signal: LDO_ENZ LDO1 enable. This bit is logically ANDed with the state of the LDO1_EN pin to turn on LDO1. Reset to 1 by a UVLO condition, the bit can be written to 0 or 1 through the serial interface. The bit is reset to 1 when the LDO_EN pin is pulled to GND, allowing LDO1 to turn on when LDO_EN returns high. |