SLDS234B December 2017 – September 2018 TPS65218D0
UNLESS OTHERWISE NOTED, this document contains PRODUCTION DATA.
CONFIG1 is shown in Figure 5-47 and described in Table 5-19.
Return to Summary Table.
Password protected.
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
TRST | GPO2_BUF | IO1_SEL | PGDLY | STRICT | UVLO | ||
R/W-0b | R/W-1b | R/W-0b | R/W-1h | R/W-1b | R/W-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
7 | TRST | R/W, E2 | 0b |
Push-button reset time constant 0b = 8s 1b = 15s |
6 | GPO2_BUF | R/W, E2 | 1b |
GPO2 output buffer configuration 0b = GPO2 buffer is configured as open-drain 1b = GPO2 buffer is configured as push-pull (high-level is driven to IN_LS1) |
5 | IO1_SEL | R/W, E2 | 0b |
GPIO1 / GPO2 configuration bit. See Section 5.3.1.14 for details. 0b = GPIO1 is configured as general-purpose, open-drain output. GPO2 is independent output 1b = GPIO1 is configured as input, controlling GPO2. Intended for DDR3 reset signal control. |
4-3 | PGDLY | R/W, E2 | 1h |
Power-Good delay. Note: Power-good delay applies to rising-edge only (power-up), not falling edge (power-down or fault) 0h = 10 ms 1h = 20 ms 2h = 50 ms 3h = 150 ms |
2 | STRICT | R/W, E2 | 1b |
Supply Voltage Supervisor Sensitivity selection. See Section 4.5 for details. 0b = Power-good threshold (VOUT falling) has wider limits. Overvoltage is not monitored 1b = Power-good threshold (VOUT falling) has tight limits. Overvoltage is monitored. |
1-0 | UVLO | R/W, E2 | 0h |
UVLO setting 0h = 2.75 V 1h = 2.95 V 2h = 3.25 V 3h = 3.35 V |