SLVSE83B December 2020 – September 2023 TPS6593-Q1
PRODUCTION DATA
Once the watchdog is out of the Long Window, each watchdog sequence starts with a Window-1 followed by a Window-2. The watchdog ends the current sequence and after one 20-MHz system clock cycle starts a next sequence when one of the events below occurs:
The MCU can configure the time periods of the Window-1 (tWINDOW1) and Window-2 (tWINDOW2) with the bits WD_WIN1[6:0] and WD_WIN2[6:0] respectively, before starting the sequence.
Use Equation 5 and Equation 6 to calculate the minimum and maximum values for the tWINDOW1 time interval.
Use Equation 7 and Equation 8 to calculate the minimum and maximum values for the tWINDOW-2 time interval.