SLUSF73 august 2023 TPSM8S6C24
PRODUCTION DATA
For this design example, use the input parameters listed in Table 9-1.
DESIGN PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
VIN | Input voltage | 5 | 12 | 16 | V | |
VIN(ripple) | Input ripple voltage | VIN=12 V, IOUT = 70 A | 0.3 | V | ||
VOUT | Output voltage | 1.2 | V | |||
ΔVO(ΔVI) | Line regulation | 5 V ≤ VIN ≤ 16 V | 0.5% | |||
ΔVO(ΔIO) | Load regulation | 0 V ≤ IOUT ≤ 70 A | 0.5% | |||
VPP | Output ripple voltage | IOUT = 70 A | 10 | mV | ||
∆VOUT | VOUT deviation during load transient | ∆IOUT = 35 A, VIN = 12 V | 25 | mV | ||
IOUT | Output current | 5 V ≤ VIN ≤ 16 V | 0 | 70 | A | |
IOCP | Output overcurrent protection threshold | 104 | A | |||
FSW | Switching frequency | VIN = 12 V | 650 | kHz | ||
ηFull load | Full load efficiency | VIN = 12 V, IOUT = 70 A | 84.7% | |||
tSS | Soft-start time (TON_RISE) | 3 | ms |