SCDS371E January 2018 – April 2019 TS5MP646
PRODUCTION DATA.
The clock and data lanes can be interchanged as necessary to facilitate the best layout possible for the application. In addition, the signal lines of the TS5MP646 are routed single ended on the chip die. This makes the device suitable for both differential and single-ended high-speed systems. This also allows the positive and negative lines to be interchanged as necessary to facilitate the best layout possible for the application.
C-PHY application includes 3 trios of signals which may be routed on any channel which means there will be one unused channel on the TS5MP646. TI recommends that the unused I/O signal pin be connected to ground through a 50 Ω resistor to prevent signal reflections and maintain device performance.