SLLSE09J November 2009 – July 2021 TUSB1210
PRODUCTION DATA
The USB PLL block generates the clocks used to synchronize:
TUSB1210 requires an external reference clock which is used as an input to the 480 MHz USB PLL block. Depending on the clock configuration, this reference clock can be provided either at REFCLK pin or at CLOCK pin. By default CLK pin is configured as an input.
Two clock configurations are possible: