SLLSEI0E July 2015 – July 2024 TUSB4020BI
PRODUCTION DATA
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
R | R | R | R | R | R | RSU | RCU |
LEGEND: R/W = Read/Write; R = Read only; –n = value after reset |
Bit | Field Name | Access | Reset | Description |
---|---|---|---|---|
7:2 | RSVD | R | Reserved. Read only, returns 0 when read. | |
1 | smbusRst | RSU | SMBus interface reset. This bit loads the registers back to the GRSTz values. This bit is set by writing a 1 and is cleared by hardware on completion of the reset. A write of 0 has no effect. | |
0 | cfgActive | RCU | Configuration active. This bit indicates that configuration of the TUSB4020BI is currently active. The bit is set by hardware when the device enters the I2C or SMBus mode. The TUSB4020BI does not connect on the upstream port while this bit is 1. When in the SMBus mode, this bit must be cleared by the SMBus host to exit the configuration mode and allow the upstream port to connect. The bit is cleared by a writing 1. A write of 0 has no effect. |