SLLSER8J June 2017 – August 2024 UCC5310 , UCC5320 , UCC5350 , UCC5390
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
D Package | ||||||
PD | Maximum power dissipation on input and output | VCC1 = 15 V, VCC2 = 15 V, f = 2.1-MHz, 50% duty cycle, square wave, 2.2-nF load | 1.14 | W | ||
PD1 | Maximum input power dissipation | 0.05 | W | |||
PD2 | Maximum output power dissipation | 1.09 | W | |||
DWV Package | ||||||
PD | Maximum power dissipation on input and output | VCC1 = 15 V, VCC2 = 15 V, f = 1.9-MHz, 50% duty cycle, square wave, 2.2-nF load | 1.04 | W | ||
PD1 | Maximum input power dissipation | 0.05 | W | |||
PD2 | Maximum output power dissipation | 0.99 | W |