JAJSFW1E June 2017 – March 2019 66AK2G12
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
For more details about features and additional description information on the device Quad Serial Port Interface, see the corresponding sections within Section 4.3, Signal Descriptions and Section 6, Detailed Description.
Table 5-89 and Table 5-90 present timing requirements and switching characteristics for QSPI interface.
NO. | PARAMETER | MIN | MAX | UNIT | |
---|---|---|---|---|---|
Q7 | tsu(D-RTCLK) | Setup time, QSPI_D[3:0] valid before active QSPI_RTCLK edge | 1.5 | ns | |
Q8 | th(RTCLK-D) | Hold time, QSPI_D[3:0] valid after inactive QSPI_RTCLK edge | 0 | ns |
NO. | PARAMETER | MIN | MAX | UNIT | |
---|---|---|---|---|---|
Q1 | tc(CLK) | Cycle time, QSPI_CLK | 10.42(1) | ns | |
Q2 | tw(CLK L) | Pulse duration, QSPI_CLK low | 0.48 × P(2) | ns | |
Q3 | tw(CLK H) | Pulse duration, QSPI_CLK high | 0.48 × P(2) | ns | |
Q4 | td(CSn-CLK) | Delay time, QSPI_CSn active edge to QSPI_CLK transition | 5.00 | ns | |
Q5 | td(CLK-CSn) | Delay time, QSPI_CLK transition to QSPI_CSn inactive edge | 5.00 | ns | |
Q6 | td(CLK-D0) | Delay time, QSPI_CLK active edge to QSPI_D[0] transition | 0 | 2 | ns |
For more information, see section Quad Serial Peripheral Interface (QSPI) in chapter Peripherals of the Device TRM.