JAJSFW1E June 2017 – March 2019 66AK2G12
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
NO. | MIN | MAX | UNIT | ||
---|---|---|---|---|---|
Receive Timing | |||||
U4 | tw(RXSTART) | Pulse width, receive start bit | 0.96U(1) | 1.05U(1) | ns |
U5 | tw(RXH) | Pulse width, receive data/parity bit high | 0.96U(1) | 1.05U(1) | ns |
tw(RXL) | Pulse width, receive data/parity bit low | 0.96U(1) | 1.05U(1) | ns | |
U6 | tw(RXSTOP) | Pulse width, receive stop bit | 0.96U(1) | 1.05U(1) | ns |
Table 5-99, Figure 5-90, and Figure 5-91 present Switching Characteristics for UART interface.