JAJSFW1E June 2017 – March 2019 66AK2G12
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
SIGNAL NAME [1] | DESCRIPTION [2] | PIN TYPE [3] | ABY BALL [4] |
---|---|---|---|
QSPI_CLK(1) | QSPI serial clock output | OZ | K25 |
QSPI_CSn0 | QSPI chip select 0 (Active Low). This pin is used for QSPI boot modes. | OZ | J25 |
QSPI_CSn1 | QSPI chip select 1 (Active Low) | OZ | H23 |
QSPI_CSn2 | QSPI chip select 2 (Active Low) | OZ | H22 |
QSPI_CSn3 | QSPI chip select 3 (Active Low) | OZ | H21 |
QSPI_D0 | QSPI data 0. This pin is output data for all commands and writes. For dual read and quad read modes, it becomes input data pin during read phase. | IOZ | J23 |
QSPI_D1 | QSPI data 1. Input read data in all modes. | IOZ | J22 |
QSPI_D2 | QSPI data 2. This pin is used only in quad read mode as input data pin during read phase. | IOZ | J21 |
QSPI_D3 | QSPI data 3. This pin is used only in quad read mode as input data pin during read phase. | IOZ | J24 |
QSPI_RCLK(1) | QSPI return clock input. Must be connected from QSPI_SCLK on PCB. Refer to PCB Guidelines for QSPI. | I | K24 |
For more information, see section Quad Serial Peripheral Interface (QSPI) in chapter Peripherals of the Device TRM.