JAJSFW1E June 2017 – March 2019 66AK2G12
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
SIGNAL NAME [1] | DESCRIPTION [2] | PIN TYPE [3] | ABY BALL [4] |
---|---|---|---|
PCIE_CLK_N | PCIe clock input (negative) | I | F2 |
PCIE_CLK_P | PCIe clock input (positive) | I | G2 |
PCIE_REFRES | PCIe SerDes reference resistor input (3 kΩ ±1%) | A | H7 |
PCIE_RXN0 | PCIe receive data lane 0 (negative) | I | D1 |
PCIE_RXP0 | PCIe receive data lane 0 (positive) | I | E1 |
PCIE_TXN0 | PCIe transmit data lane 0 (negative) | O | H1 |
PCIE_TXP0 | PCIe transmit data lane 0 (positive) | O | G1 |
For more information, see section Peripheral Component Interconnect Express Subsystem (PCIe SS) in chapter Peripherals of the Device TRM.