JAJSFW1E June 2017 – March 2019 66AK2G12
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
For more details about features and additional description information on the device Display Subsystem – Video Output Ports, see the corresponding sections within Section 4.3, Signal Descriptions and Section 6, Detailed Description.
Table 5-25 and Figure 5-24 assume testing over the recommended operating conditions and electrical characteristic conditions.
NO. | PARAMETER | MIN | MAX | UNIT | |
---|---|---|---|---|---|
D1 | tc(clk) | Cycle time, output pixel clock DSS_PCLK | 6.67 | ns | |
D2 | tw(clkL) | Pulse duration, output pixel clock DSS_PCLK low | P(1) × 0.45 | ns | |
D3 | tw(clkH) | Pulse duration, output pixel clock DSS_PCLK high | P(1) × 0.45 | ns | |
D4 | tt(clk) | Transition time, output pixel clock DSS_PCLK (10%-90%) | 0.7 | 3 | ns |
D5 | td(clk-ctlV) | Delay time, output pixel clock DSS_PCLK transition to output data DSS_DATA[23:0] valid | -1.39 | 1.15 | ns |
D6 | td(clk-dV) | Delay time, output pixel clock DSS_PCLK transition to output control signals DSS_VSYNC, DSS_HSYNC, DSS_DE, and DSS_FID valid | -1.39 | 1.15 | ns |