The following specifications apply after calibration for VA =
VDR = VTC = VE = 1.9 V; I and Q channels
AC-coupled, FSR pin = high; CL = 10 pF; differential AC-coupled sine
wave input clock, fCLK = 1.6 GHz at 0.5 VP-P with 50% duty
cycle; VBG = floating; non-extended control mode; Rext = Rtrim = 3300
Ω ±0.1%; analog signal source impedance = 100-Ω differential; 1:2 demultiplex
non-DES mode; I and Q channels; duty-cycle stabilizer on.(1)(2)
|
PARAMETER |
CONDITIONS |
SUB-GROUPS |
MIN |
TYP(3) |
MAX |
UNIT |
|
Phase matching (I, Q) |
fIN = 1 GHz |
|
|
<
1 |
|
Degree |
X-TALK Q-channel |
Crosstalk from I
channel (aggressor) to Q channel (victim) |
Aggressor = 248 MHz |
|
|
–72 |
|
dBFS |
Aggressor = 498 MHz |
|
|
–75 |
|
dBFS |
X-TALK I-channel |
Crosstalk from Q
channel (aggressor) to I channel (victim) |
Aggressor = 248 MHz |
|
|
–71 |
|
dBFS |
Aggressor = 498 MHz |
|
|
–79 |
|
dBFS |
(1) The analog inputs are protected as shown below. Input voltage
magnitudes beyond the
Absolute Maximum Ratings may damage this device.
![GUID-0E180FB8-5707-431A-A0F2-8F15E7197F19-low.gif](/ods/images/JAJSDJ8A/GUID-0E180FB8-5707-431A-A0F2-8F15E7197F19-low.gif)
(2) To ensure accuracy, it is required that VA,
VTC, VE and VDR be well bypassed. Each supply
pin must be decoupled with separate bypass capacitors.
(3) Typical figures are at TA = 25°C, and represent most
likely parametric norms. Test limits are ensured to Texas Instrument's average
outgoing quality level (AOQL).