JAJSDJ8A April 2017 – October 2021 ADC12D1620QML-SP
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
In non-ECM, the serial interface is not active, and all available functions are controlled through various pin settings. Non-ECM is selected by setting the ECE pin to logic-high. Note that for the control pins, logic-high and logic-low refer to VA and GND, respectively. Nine dedicated control pins provide a wide range of control for the ADC12D1620 and facilitate its operation. These control pins provide DES mode selection, demux-mode selection, DDR-phase selection, execute calibration, power down I channel, power down Q channel, test-pattern-mode selection, and full-scale input-range selection. In addition to this, two dual-purpose control pins provide for AC- or DC-coupled mode selection and LVDS output common-mode voltage selection. See Table 7-9 for a summary.
PIN NAME | LOGIC LOW | LOGIC HIGH | FLOATING | |
DEDICATED CONTROL PINS | ||||
DES | Non-DES mode | DES mode | Not valid | |
NDM | Demux mode | Non-demux mode | Not valid | |
DDRPh | DDR | 0° mode | 90° mode | Not valid |
SDR | Rising edge | Falling edge | ||
CAL | See Calibration Pin (CAL) | Not valid | ||
LPSSM | Non-LSPSM | LSPSM | Not valid | |
PDI | I-channel active | Power down I-channel | Power down I-channel | |
PDQ | Q-channel active | Power down Q-channel | Power down Q-channel | |
TPM | Non-test pattern mode | Test pattern mode | Not valid | |
FSR | Lower FS input range | Higher FS input range | Not valid | |
DUAL-PURPOSE CONTROL PINS | ||||
VCMO | AC-coupled operation | Not allowed | DC-coupled operation | |
VBG | Not allowed | Higher LVDS common-mode voltage | Lower LVDS common-mode voltage |