JAJSDJ8A April 2017 – October 2021 ADC12D1620QML-SP
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
MIN | MAX | UNIT | ||
---|---|---|---|---|
Supply voltage (VA, VTC, VDR, VE) | 2.2 | V | ||
Supply difference – max(VA/TC/DR/E) – min(VA/TC/DR/E) | 0 | 100 | mV | |
Voltage on any input pin (except VinI+, VinI–, VinQ+, VinQ–) | −0.15 | 2.35 | V | |
VinI+, VinI–, VinQ+, VinQ– voltage (maintaining common mode)(3) | −0.5 | 2.5 | V | |
Input current at VinI+, VinI–, VinQ+, VinQ–(3) | ±50 | mA | ||
Ground difference – max(GNDTC/DR/E) – min(GNDTC/DR/E) | 0 | 100 | mV | |
Input current at any pin(4) | ±50 | mA | ||
Power dissipation at TA ≤ 125°C(4) | 4.4 | W | ||
Storage temperature, Tstg | −65 | 150 | °C |