The NCOs must be synchronized after setting or changing the value of FREQAx or FREQBx. NCO synchronization is performed when the JESD204C link is initialized or by SYSREF, based on the settings of NCO_SYNC_ILA and NCO_SYNC_NEXT. The procedures are as follows for the JESD204C initialization procedure and the SYSREF procedure for both DC-coupled and AC-coupled SYSREF signals.
NCO synchronization using the JESD204C SYNC signal (
SYNCSE or TMSTP±). Although the 64B/66B encoding modes do not use the SYNC signal to initialize the JESD204C link, it can still be used for NCO synchronization with this method:
- The device must be programmed for normal operation
- Set NCO_SYNC_ILA to 1 to enable NCO synchronization using the SYNC signal
- Set JESD_EN to 0
- Program FREQAx, FREQBx, PHASEAx, and PHASEBx to the desired settings
- In the JESD204C receiver (logic device), deassert the
SYNC signal by setting
SYNC high
- Set JESD_EN to 1
- Assert the
SYNC signal by setting
SYNC low in the JESD204C receiver. This start the code group synchronization (CGS) process in 8B/10B encoding modes or arms the trigger in 64B/66B encoding modes.
- After achieving CGS (or when ready to
synchronize), deassert the
SYNC signal by setting
SYNC high at the same time
for all ADCs in order synchronize the NCOs in each
ADC. The SYNC signal must meet the required setup
and hold times (as specified in the Tining
Requirements table)
NCO synchronization using
SYSREF (DC-coupled):
- The device must be programmed for normal operation
- Set JESD_EN to 1 to start the JESD204C link (the SYNC signal can respond as normal during the CGS process)
- Program FREQAx, FREQBx, PHASEAx, and PHASEBx to the desired settings
- Verify that SYSREF is disabled (held low)
- Arm NCO synchronization by setting NCO_SYNC_NEXT to 1
- Issue a single SYSREF pulse to all ADCs to synchronize NCOs within all devices
NCO synchronization using SYSREF (AC-coupled):
- The device must be programmed for normal operation
- Set JESD_EN to 1 to start the JESD204C link (the SYNC signal can respond as normal during the CGS process)
- Program FREQAx, FREQBx, PHASEAx, and PHASEBx to the desired settings
- Run SYSREF continuously
- Arm NCO synchronization by setting NCO_SYNC_NEXT to 1 at the same time at all ADCs by timing the rising edge of SCLK for the last data bit (LSB) at the end of the SPI write so that the SCLK rising edge occurs after a SYSREF rising edge and early enough before the next SYSREF rising edge so that the trigger is armed before the next SYSREF rising edge (a long SYSREF period is recommended)
- NCOs in all ADCs are synchronized by the next SYSREF rising edge