JAJSMJ1B March   2023  – June 2024 ADC12DJ5200SE

PRODUCTION DATA  

  1.   1
  2. 特長
  3. アプリケーション
  4. 概要
  5. Pin Configuration and Functions
  6. Specifications
    1. 5.1  Absolute Maximum Ratings
    2. 5.2  ESD Ratings
    3. 5.3  Recommended Operating Conditions
    4. 5.4  Thermal Information
    5. 5.5  Electrical Characteristics: DC Specifications
    6. 5.6  Electrical Characteristics: Power Consumption
    7. 5.7  Electrical Characteristics: AC Specifications (Dual-Channel Mode)
    8. 5.8  Electrical Characteristics: AC Specifications (Single-Channel Mode)
    9. 5.9  Timing Requirements
    10. 5.10 Switching Characteristics
    11. 5.11 Typical Characteristics
  7. Detailed Description
    1. 6.1 Overview
    2. 6.2 Functional Block Diagram
    3. 6.3 Feature Description
      1. 6.3.1  Device Comparison
      2. 6.3.2  Analog Inputs
        1. 6.3.2.1 Analog Input Protection
        2. 6.3.2.2 Full-Scale Voltage (VFS) Adjustment
        3. 6.3.2.3 Analog Input Offset Adjust
      3. 6.3.3  ADC Core
        1. 6.3.3.1 ADC Theory of Operation
        2. 6.3.3.2 ADC Core Calibration
        3. 6.3.3.3 Analog Reference Voltage
        4. 6.3.3.4 ADC Overrange Detection
        5. 6.3.3.5 Code Error Rate (CER)
      4. 6.3.4  Temperature Monitoring Diode
      5. 6.3.5  Timestamp
      6. 6.3.6  Clocking
        1. 6.3.6.1 Noiseless Aperture Delay Adjustment (tAD Adjust)
        2. 6.3.6.2 Aperture Delay Ramp Control (TAD_RAMP)
        3. 6.3.6.3 SYSREF Capture for Multi-Device Synchronization and Deterministic Latency
          1. 6.3.6.3.1 SYSREF Position Detector and Sampling Position Selection (SYSREF Windowing)
          2. 6.3.6.3.2 Automatic SYSREF Calibration
      7. 6.3.7  Programmable FIR Filter (PFIR)
        1. 6.3.7.1 Dual Channel Equalization
        2. 6.3.7.2 Single Channel Equalization
        3. 6.3.7.3 Time Varying Filter
      8. 6.3.8  Digital Down Converters (DDC)
        1. 6.3.8.1 Numerically-Controlled Oscillator and Complex Mixer
          1. 6.3.8.1.1 NCO Fast Frequency Hopping (FFH)
          2. 6.3.8.1.2 NCO Selection
          3. 6.3.8.1.3 Basic NCO Frequency Setting Mode
          4. 6.3.8.1.4 Rational NCO Frequency Setting Mode
          5. 6.3.8.1.5 NCO Phase Offset Setting
          6. 6.3.8.1.6 52
          7. 6.3.8.1.7 NCO Phase Synchronization
        2. 6.3.8.2 Decimation Filters
        3. 6.3.8.3 Output Data Format
        4. 6.3.8.4 Decimation Settings
          1. 6.3.8.4.1 Decimation Factor
          2. 6.3.8.4.2 DDC Gain Boost
      9. 6.3.9  JESD204C Interface
        1. 6.3.9.1 Transport Layer
        2. 6.3.9.2 Scrambler
        3. 6.3.9.3 Link Layer
        4. 6.3.9.4 8B/10B Link Layer
          1. 6.3.9.4.1 Data Encoding (8B/10B)
          2. 6.3.9.4.2 Multiframes and the Local Multiframe Clock (LMFC)
          3. 6.3.9.4.3 Code Group Synchronization (CGS)
          4. 6.3.9.4.4 Initial Lane Alignment Sequence (ILAS)
          5. 6.3.9.4.5 Frame and Multiframe Monitoring
        5. 6.3.9.5 64B/66B Link Layer
          1. 6.3.9.5.1 64B/66B Encoding
          2. 6.3.9.5.2 Multiblocks, Extended Multiblocks and the Local Extended Multiblock Clock (LEMC)
          3. 6.3.9.5.3 Block, Multiblock and Extended Multiblock Alignment using Sync Header
            1. 6.3.9.5.3.1 Cyclic Redundancy Check (CRC) Mode
            2. 6.3.9.5.3.2 Forward Error Correction (FEC) Mode
          4. 6.3.9.5.4 Initial Lane Alignment
          5. 6.3.9.5.5 Block, Multiblock and Extended Multiblock Alignment Monitoring
        6. 6.3.9.6 Physical Layer
          1. 6.3.9.6.1 SerDes Pre-Emphasis
        7. 6.3.9.7 JESD204C Enable
        8. 6.3.9.8 Multi-Device Synchronization and Deterministic Latency
        9. 6.3.9.9 Operation in Subclass 0 Systems
      10. 6.3.10 Alarm Monitoring
        1. 6.3.10.1 NCO Upset Detection
        2. 6.3.10.2 Clock Upset Detection
        3. 6.3.10.3 FIFO Upset Detection
    4. 6.4 Device Functional Modes
      1. 6.4.1 Dual-Channel Mode
      2. 6.4.2 Single-Channel Mode (DES Mode)
      3. 6.4.3 Dual-Input Single-Channel Mode (DUAL DES Mode)
      4. 6.4.4 JESD204C Modes
        1. 6.4.4.1 JESD204C Operating Modes Table
        2. 6.4.4.2 JESD204C Modes cont.
        3. 6.4.4.3 JESD204C Transport Layer Data Formats
        4. 6.4.4.4 64B/66B Sync Header Stream Configuration
        5. 6.4.4.5 Dual DDC and Redundant Data Mode
      5. 6.4.5 Power-Down Modes
      6. 6.4.6 Test Modes
        1. 6.4.6.1 Serializer Test-Mode Details
        2. 6.4.6.2 PRBS Test Modes
        3. 6.4.6.3 Clock Pattern Mode
        4. 6.4.6.4 Ramp Test Mode
        5. 6.4.6.5 Short and Long Transport Test Mode
          1. 6.4.6.5.1 Short Transport Test Pattern
          2. 6.4.6.5.2 Long Transport Test Pattern
        6. 6.4.6.6 D21.5 Test Mode
        7. 6.4.6.7 K28.5 Test Mode
        8. 6.4.6.8 Repeated ILA Test Mode
        9. 6.4.6.9 Modified RPAT Test Mode
      7. 6.4.7 Calibration Modes and Trimming
        1. 6.4.7.1 Foreground Calibration Mode
        2. 6.4.7.2 Background Calibration Mode
        3. 6.4.7.3 Low-Power Background Calibration (LPBG) Mode
      8. 6.4.8 Offset Calibration
      9. 6.4.9 Trimming
    5. 6.5 Programming
      1. 6.5.1 Using the Serial Interface
        1. 6.5.1.1 SCS
        2. 6.5.1.2 SCLK
        3. 6.5.1.3 SDI
        4. 6.5.1.4 SDO
        5. 6.5.1.5 Streaming Mode
    6. 6.6 SPI Register Map
  8. Application Information Disclaimer
    1. 7.1 Application Information
    2. 7.2 Typical Applications
      1. 7.2.1 Wideband RF Sampling Receiver
        1. 7.2.1.1 Design Requirements
          1. 7.2.1.1.1 Input Signal Path
          2. 7.2.1.1.2 Clocking
        2. 7.2.1.2 Application Curves
    3. 7.3 Initialization Set Up
    4. 7.4 Power Supply Recommendations
      1. 7.4.1 Power Sequencing
    5. 7.5 Layout
      1. 7.5.1 Layout Guidelines
      2. 7.5.2 Layout Example
  9. Device and Documentation Support
    1. 8.1 Device Support
      1. 8.1.1 Development Support
    2. 8.2 Documentation Support
      1. 8.2.1 Related Documentation
    3. 8.3 Receiving Notification of Documentation Updates
    4. 8.4 Support Resources
    5. 8.5 Trademarks
  10. Revision History
  11. 10Mechanical, Packaging, and Orderable Information

パッケージ・オプション

メカニカル・データ(パッケージ|ピン)
サーマルパッド・メカニカル・データ
発注情報

JESD204C Operating Modes Table

Table 6-24 ADC12DJ5200SE Operating Modes
ADC12DJ5200SE OPERATING MODEUSER-SPECIFIED PARAMETERDERIVED PARAMETERSINPUT CLOCK RANGE (MHz)
JMODEK
[Min:Step:Max]
EncodingDDESLINKSNCSN’L
(Per Link)
M
(Per Link)
FSHDER
(Fbit / Fclk)
12-bit, single channel, 8 lanes04:2:2568b/10b1121201244(1)8504800-4290
12-bit, single channel, 16 lanes14:2:2568b/10b1121201288(1)8502800-5200
12-bit, dual channel, 8 lanes24:2:2568b/10b1021201244(1)8504800-4290
12-bit, dual channel, 16 lanes34:2:2568b/10b1021201288(1)8502800-5200
RESERVED4
8-bit, single channel, 8 lanes532:16:2568b/10b112808411402.5800-5200
8-bit, single channel, 16 lanes632:16:2568b/10b112808811801.25800-5200
8-bit, dual channel, 8 lanes732:16:2568b/10b102808411402.5800-5200
8-bit, dual channel, 16 lanes832:16:2568b/10b102808811801.25800-5200
RESERVED9
Decimate-by-4, dual channel, 4 lanes1016:8:2568b/10b40215116222105800-3432
Decimate-by-4, dual channel, 8 lanes1116:8:2568b/10b40215116422202.5800-5200
Decimate-by-4, dual channel, 16 lanes1216:8:2568b/10b40215116822401.25800-5200
Decimate-by-8, dual channel, 2 lanes138:4:2568b/10b80215116124105800-3432
Decimate-by-8, dual channel, 4 lanes1416:8:2568b/10b80215116222102.5800-5200
Decimate-by-8, dual channel, 8 lanes1516:8:2568b/10b80215116422201.25800-5200
Decimate-by-8, dual channel, 16 lanes1616:8:2568b/10b80215116822400.625800-5200
RESERVED17-18
12-bit, single channel, 12 lanes1916:8:2568b/10b11212012612812.5800-5200
12-bit, dual channel, 12 lanes2016:8:2568b/10b10212012612812.5800-5200
Decimate-by-4, single channel, 4 lanes2116:8:2568b/10b41215116212205800-3432
Decimate-by-4, single channel, 8 lanes2216:8:2568b/10b41215116412402.5800-5200
Decimate-by-8, single channel, 2 lanes2316:8:2568b/10b81215116112105800-3432
Decimate-by-8, single channel, 4 lanes2416:8:2568b/10b81215116212202.5800-5200
Decimate-by-4, single channel, 16 lanes2516:8:2568b/10b41215116812801.25800-5200
Decimate-by-8, single channel, 8 lanes2616:8:2568b/10b81215116412401.25800-5200
Decimate-by-8, single channel, 16 lanes2716:8:2568b/10b81215116812800.625800-5200
RESERVED28-29
12-bit, single channel, 8 lanes3032(2)64b/66b1121201244(1)85013.3800-5200
12-bit, dual channel, 8 lanes3132(2)64b/66b1021201244(1)85013.3800-5200
12-bit, single channel, 6 lanes32128(2)64b/66b112120123124114.125800-4160
12-bit, dual channel, 6 lanes33128(2)64b/66b102120123124114.125800-4160
8-bit, single channel, 4 lanes34256(2)64b/66b1128082112014.125800-4160
8-bit, dual channel, 4 lanes35256(2)64b/66b1028082112014.125800-4160
Decimate-by-4, single channel, 4 lanes36128(2)64b/66b412151162122014.125800-4160
Decimate-by-4, dual channel, 4 lanes37128(2)64b/66b402151162221014.125800-4160
Decimate-by-8, single channel, 2 lanes38128(2)64b/66b812151161121014.125800-4160
Decimate-by-8, dual channel, 2 lanes3964(2)64b/66b802151161241014.125800-4160
12-bit, single channel, 16 lanes4032(2)64b/66b1121201288(1)85011.65800-5200
12-bit, dual channel, 16 lanes4132(2)64b/66b1021201288(1)85011.65800-5200
12-bit, single channel, 12 lanes42128(2)64b/66b112120126128112.0625800-5200
12-bit, dual channel, 12 lanes43128(2)64b/66b102120126128112.0625800-5200
8-bit, single channel, 8 lanes44256(2)64b/66b1128084114012.0625800-5200
8-bit, dual channel, 8 lanes45256(2)64b/66b1028084114012.0625800-5200
Decimate-by-4, single channel, 8 lanes46128(2)64b/66b412151164124012.0625800-5200
Decimate-by-4, dual channel, 8 lanes47128(2)64b/66b402151164222012.0625800-5200
Decimate-by-8, single channel, 4 lanes48128(2)64b/66b812151162122012.0625800-5200
Decimate-by-8, dual channel, 4 lanes49128(2)64b/66b802151162221012.0625800-5200
8-bit, single channel, 16 lanes50256(2)64b/66b1128088118011.03125800-5200
8-bit, dual channel, 16 lanes51256(2)64b/66b1028088118011.03125800-5200
Decimate-by-4, single channel, 16 lanes52128(2)64b/66b412151168128011.03125800-5200
Decimate-by-4, dual channel, 16 lanes53128(2)64b/66b402151168224011.03125800-5200
Decimate-by-8, single channel, 8 lanes54128(2)64b/66b812151164124011.03125800-5200
Decimate-by-8, dual channel, 8 lanes55128(2)64b/66b802151164222011.03125800-5200
Decimate-by-16, dual channel, 2 lanes568:4:2568b/10b160215116124102.5800-5200
Decimate-by-16, dual channel, 4 lanes5716:8:2568b/10b160215116222101.25800-5200
Decimate-by-16, dual channel, 8 lanes5816:8:2568b/10b160215116422200.625800-5200
Decimate-by-16, dual channel, 2 lanes5964(2)64b/66b1602151161241012.0625800-5200
Decimate-by-16, dual channel, 4 lanes60128(2)64b/66b1602151162221011.03125800-5200
Decimate-by-16, single channel, 2 lanes6116:8:2568b/10b161215116112102.5800-5200
Decimate-by-16, single channel, 4 lanes6216:8:2568b/10b161215116212201.25800-5200
Decimate-by-16, single channel, 8 lanes6316:8:2568b/10b161215116412400.625800-5200
Decimate-by-16, single channel, 2 lanes64128(2)64b/66b1612151161121012.0625800-5200
Decimate-by-16, single channel, 4 lanes65128(2)64b/66b1612151162122011.03125800-5200
Decimate-by-32, dual channel, 2 lanes668:4:2568b/10b320215116124101.25800-5200
Decimate-by-32, dual channel, 4 lanes6716:8:2568b/10b320215116222100.625800-5200
Decimate-by-32, dual channel, 2 lanes6864(2)64b/66b3202151161241011.03125800-5200
Decimate-by-32, single channel, 2 lanes6916:8:2568b/10b321215116112101.25800-5200
Decimate-by-32, single channel, 4 lanes7016:8:2568b/10b321215116212200.625800-5200
Decimate-by-32, single channel, 2 lanes71128(2)64b/66b3212151161121011.03125800-5200
M equals L in these modes to allow the samples to be sent in time-order over L lanes without unnecessary buffering. The M parameter does not represent the actual number of converters. Interleave the M sample streams from each link in the receiver to produce the correct sample data; see mode diagrams for more details.
In the 64B/66B modes, the K parameter is not directly programmable. K is related to E and F according to the equation K=8*32*E/F. K is not an actual parameter of the 64B/66B link layer.