JAJSF36L November 2008 – February 2019 ADC14155QML-SP
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
Power-down can be enabled through this two-state input pin. Table 3 shows how to power-down the ADC14155.
PD Input Voltage | Power State |
---|---|
VA | Power-down |
AGND | On |
The power-down mode allows the user to conserve power when the converter is not being used. In the power-down state all bias currents of the analog circuitry, excluding the reference are shut down which reduces the power consumption to 5 mW with no clock running. The output data pins are undefined and the data in the pipeline is corrupted while in the power-down mode.
The Power-down Mode Exit Cycle time is determined by the value of the capacitors on the VRP (pin 42, 43), VRM (pin 46, 47) and VRN (pin 44, 45) reference bypass pins (pins 43, 44 and 45) and is approximately 3 ms with the recommended component values. These capacitors lose their charge in the power-down mode and must be recharged by on-chip circuitry before conversions can be accurate. Smaller capacitor values allow slightly faster recovery from the power down mode, but can result in a reduction in SNR, SINAD and ENOB performance.