JAJSJC8C July 2020 – December 2022 ADC3541 , ADC3542 , ADC3543
PRODUCTION DATA
The device is primarily configured and controlled using the serial programming interface (SPI) however it can operate in a default configuration without requiring the SPI interface. Furthermore the power down function as well as internal/external reference configuration is possible via pin control (PDN/SYNC and REFBUF pin).
The power down command (via PIN or SPI) only goes in effect with the ADC sampling clock present.
After initial power up, the default operating configuration for each device is shown in Table 8-13.
Feature | ADC3541 | ADC3542 | ADC3543 |
---|---|---|---|
Signal Input | Differential | ||
Auto-zero | Enabled | Enabled | Disabled |
Clock Input | Differential | ||
Reference | External | ||
Decimation | DDC bypass | ||
Interface | SDR CMOS | ||
Output Format | 2s compliment |