4 改訂履歴
Changes from F Revision (April 2012) to G Revision
-
「ESD定格」表、「機能説明」セクション、「デバイスの機能モード」セクション、「アプリケーションと実装」セクション、「電源に関する推奨事項」セクション、「レイアウト」セクション、「デバイスおよびドキュメントのサポート」セクション、「メカニカル、パッケージ、および注文情報」セクションを追加Go
-
「特長」および「概要」セクションを更新し、温度測定以外の用途での使用を追加Go
-
Merged all Pin Functions into one tableGo
-
Changed values in the Thermal Information table to align with JEDEC standardsGo
-
Added Absolute input current specification to Electrical CharacteristicsGo
-
Changed compliance voltage for excitation current sources in Electrical Characteristics, now refers to Figure 9 and Figure 10; changed initial error and initial mismatch to absolute error and absolute mismatchGo
-
Changed IDAC mismatch specification in Electrical Characteristics table to reflect proper distributionGo
-
Re-ordered elements in Timing Requirements tables, changed timing references to tCLKGo
-
Changed Low-Noise PGA sectionGo
-
Modified Figure 20 to show variable resistor position Go
-
Added fCLK/fMOD column to Table 5Go
-
Changed Chip Select (CS) sectionGo
-
Changed Data Output and Data Ready (DOUT/DRDY) sectionGo
-
Changed Figure 42, 43, and 44Go
-
Added more infomation to Data Format section; added Figure 45Go
-
Modified Figure 46 to include CS status through SLEEP and WAKEUP commandGo
-
Updated Figure 47 and Figure 48 to show start of command executionGo
-
Removed figure for SDATAC (0001 011x) (Stop Read Data Continuous) commandGo
-
Updated Figure 53 to show MUX1 as the start of the data byte for the given command and register locationGo
-
Updated Figure 54 to show start of calibration timingGo
-
Updated Figure 79 and Figure 80 to better show timing informationGo
Changes from E Revision (April 2012) to F Revision
-
Added ADS1148, QFN-32 row to Package/Ordering Information tableGo
Changes from D Revision (October 2011) to E Revision
-
Added RHB pin configurationGo
Changes from C Revision (April 2010) to D Revision
-
Added footnote to Analog Inputs, Full-scale input voltage parameter typical specification in Electrical Characteristics tableGo
-
Deleted Analog Inputs, Mux leakage current parameter from Electrical Characteristics tableGo
-
Added tCSPW to minimum specification in Timing Characteristics for Figure 1Go
-
Changed tDTS minimum specification in Timing RequirementsGo
-
Updated Figure 1 to show tCSPW timingGo
-
Added Figure 6, Figure 5, Figure 9, and Figure 10Go
-
Added Figure 15, Figure 16, Figure 11, and Figure 12Go
-
Corrected Figure 19 to remove constant shortGo
-
Added Table 4 to Analog Input Impedance sectionGo
-
Corrected Figure 29 and Figure 30Go
-
Added details to Bias Voltage Generation sectionGo
-
Added Channel Cycling and Overload Recovery sectionGo
-
Corrected Table 10Go
-
Added Equation 18 to Calibration sectionGo
-
Added details to Calibration Commands sectionGo
-
Added details to Digital Interface sectionGo
-
Added Restricted command to Table 15Go