JAJSF13C March 2018 – January 2019 ADS1260 , ADS1261
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
The offset calibration word is 24 bits, consisting of three 8-bit registers, as listed in Table 10. The offset value is subtracted from the conversion result. The offset value is in two's complement format with a maximum positive value equal to 7FFFFFh, and a maximum negative value equal to 800000h. A register value equal to 000000h has no offset correction. Although the offset calibration register provides a wide range of possible offset values, the input signal after calibration cannot exceed ±106% of the pre-calibrated range; otherwise, the ADC is overranged. Table 11 lists example values of the offset register.
REGISTER | BYTE ORDER | ADDRESS | BIT ORDER | |||||||
---|---|---|---|---|---|---|---|---|---|---|
OFCAL0 | LSB | 07h | B7 | B6 | B5 | B4 | B3 | B2 | B1 | B0 (LSB) |
OFCAL1 | MID | 08h | B15 | B14 | B13 | B12 | B11 | B10 | B9 | B8 |
OFCAL2 | MSB | 09h | B23 (MSB) | B22 | B21 | B20 | B19 | B18 | B17 | B16 |
OFCAL[2:0] REGISTER VALUE | IDEAL OUTPUT VALUE(1) |
---|---|
000001h | FFFFFFh |
000000h | 000000h |
FFFFFFh | 000001h |