JAJSLQ5C April 2021 – September 2022 ADS127L11
PRODUCTION DATA
Return to the Register Map Overview.
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
EXT_RNG | RESERVED | SDO_MODE | START_MODE[1:0] | SPEED_MODE | STBY_MODE | PWDN | |
R/W-0b | R-0b | R/W-0b | R/W-00b | R/W-0b | R/W-0b | R/W-0b | |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
7 | EXT_RNG | R/W | 0b |
Extended input
range selection. 0b = Standard input range 1b = 25% extended input range |
6 | RESERVED | R | 0b | Reserved |
5 | SDO_MODE | R/W | 0b |
SDO/DRDY mode selection. 0b = Data output only mode 1b = Dual mode: data output and data ready |
4:3 | START_MODE[1:0] | R/W | 00b |
START mode
selection. 00b = Start/stop control mode 01b = One-shot control mode 10b = Synchronized control mode 11b = Reserved |
2 | SPEED_MODE | R/W | 0b |
Speed mode
selection. 0b = High-speed mode (fCLK = 25.6 MHz) 1b = Low-speed mode (fCLK = 3.2 MHz) |
1 | STBY_MODE | R/W | 0b |
Standby mode
selection. 0b = Idle mode; ADC remains fully powered when conversions are stopped. 1b = Standby mode; ADC powers down when conversions are stopped. Standby mode is exited when conversions restart. |
0 | PWDN | R/W | 0b |
Power-down mode
selection. 0b = Normal operation 1b = Power-down mode |