JAJSLQ5C April 2021 – September 2022 ADS127L11
PRODUCTION DATA
Table 8-16 lists the register map of the ADS127L11. Register data are read or written one register at a time for each read or write operation in a frame. Writing to any register address 4h through Eh results in a conversion restart and loss of synchronization. If the ADC is idle (conversions are stopped), new conversions are not started.
ADDRESS | REGISTER | DEFAULT | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 |
---|---|---|---|---|---|---|---|---|---|---|
0h | DEV_ID | 00h | DEV_ID[7:0] | |||||||
1h | REV_ID | xxh | REV_ID[7:0] | |||||||
2h | STATUS | x1100xxxb | CS_MODE | ALV_FLAG | POR_FLAG | SPI_ERR | REG_ERR | ADC_ERR | MOD_FLAG | DRDY |
3h | CONTROL | 00h | RESET[5:0] | START | STOP | |||||
4h | MUX | 00h | RESERVED | MUX[1:0] | ||||||
5h | CONFIG1 | 00h | RESERVED | REF_RNG | INP_RNG | VCM | REFP_BUF | RESERVED | AINP_BUF | AINN_BUF |
6h | CONFIG2 | 00h | EXT_RNG | RESERVED | SDO_MODE | START_MODE[1:0] | SPEED_MODE | STBY_MODE | PWDN | |
7h | CONFIG3 | 00h | DELAY[2:0] | FILTER[4:0] | ||||||
8h | CONFIG4 | 00h | CLK_SEL | CLK_DIV | OUT_DRV | RESERVED | DATA | SPI_CRC | REG_CRC | STATUS |
9h | OFFSET2 | 00h | OFFSET[23:16] | |||||||
Ah | OFFSET1 | 00h | OFFSET[15:8] | |||||||
Bh | OFFSET0 | 00h | OFFSET[7:0] | |||||||
Ch | GAIN2 | 40h | GAIN[23:16] | |||||||
Dh | GAIN1 | 00h | GAIN[15:8] | |||||||
Eh | GAIN0 | 00h | GAIN[7:0] | |||||||
Fh | CRC | 00h | CRC[7:0] |
Table 8-17 lists the access codes of the registers.
Access Type | Code | Description |
---|---|---|
Read Type | ||
R | R | Read |
Write Type | ||
W | W | Write |
Reset or Default Value | ||
-n | Value after reset or the default value |