JAJSLQ5C April 2021 – September 2022 ADS127L11
PRODUCTION DATA
Return to the Register Map Overview.
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
CLK_SEL | CLK_DIV | OUT_DRV | RESERVED | DATA | SPI_CRC | REG_CRC | STATUS |
R/W-0b | R/W-0b | R/W-0b | R-0b | R/W-0b | R/W-0b | R/W-0b | R/W-0b |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
7 | CLK_SEL | R/W | 0b |
Clock
selection. 0b = Internal clock operation 1b = External clock operation |
6 | CLK_DIV | R/W | 0b |
External clock
divider selection. 0b = No clock division 1b = Clock division by 8 |
5 | OUT_DRV | R/W | 0b |
Digital output
drive selection. 0b = Full-drive strength 1b = Half-drive strength |
4 | RESERVED | R | 0b | Reserved |
3 | DATA | R/W | 0b |
Data resolution
selection. 0b = 24-bit resolution 1b = 16-bit resolution |
2 | SPI_CRC | R/W | 0b |
SPI CRC enable. 0b = SPI CRC function disabled 1b = SPI CRC function enabled |
1 | REG_CRC | R/W | 0b |
Register map CRC
enable. 0b = Register map CRC function disabled 1b = Register map CRC function enabled |
0 | STATUS | R/W | 0b |
STATUS byte output
enable. 0b = Status byte not prefixed to the conversion data 1b = Status byte prefixed to the conversion data |